mt8188-afe-common.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * mt8188-afe-common.h -- MediaTek 8188 audio driver definitions
  4. *
  5. * Copyright (c) 2022 MediaTek Inc.
  6. * Author: Bicycle Tsai <bicycle.tsai@mediatek.com>
  7. * Trevor Wu <trevor.wu@mediatek.com>
  8. * Chun-Chia Chiu <chun-chia.chiu@mediatek.com>
  9. */
  10. #ifndef _MT_8188_AFE_COMMON_H_
  11. #define _MT_8188_AFE_COMMON_H_
  12. #include <linux/list.h>
  13. #include <linux/regmap.h>
  14. #include <sound/soc.h>
  15. #include "../common/mtk-base-afe.h"
  16. enum {
  17. MT8188_DAI_START,
  18. MT8188_AFE_MEMIF_START = MT8188_DAI_START,
  19. MT8188_AFE_MEMIF_DL2 = MT8188_AFE_MEMIF_START,
  20. MT8188_AFE_MEMIF_DL3,
  21. MT8188_AFE_MEMIF_DL6,
  22. MT8188_AFE_MEMIF_DL7,
  23. MT8188_AFE_MEMIF_DL8,
  24. MT8188_AFE_MEMIF_DL10,
  25. MT8188_AFE_MEMIF_DL11,
  26. MT8188_AFE_MEMIF_UL_START,
  27. MT8188_AFE_MEMIF_UL1 = MT8188_AFE_MEMIF_UL_START,
  28. MT8188_AFE_MEMIF_UL2,
  29. MT8188_AFE_MEMIF_UL3,
  30. MT8188_AFE_MEMIF_UL4,
  31. MT8188_AFE_MEMIF_UL5,
  32. MT8188_AFE_MEMIF_UL6,
  33. MT8188_AFE_MEMIF_UL8,
  34. MT8188_AFE_MEMIF_UL9,
  35. MT8188_AFE_MEMIF_UL10,
  36. MT8188_AFE_MEMIF_END,
  37. MT8188_AFE_MEMIF_NUM = (MT8188_AFE_MEMIF_END - MT8188_AFE_MEMIF_START),
  38. MT8188_AFE_IO_START = MT8188_AFE_MEMIF_END,
  39. MT8188_AFE_IO_DL_SRC = MT8188_AFE_IO_START,
  40. MT8188_AFE_IO_DMIC_IN,
  41. MT8188_AFE_IO_DPTX,
  42. MT8188_AFE_IO_ETDM_START,
  43. MT8188_AFE_IO_ETDM1_IN = MT8188_AFE_IO_ETDM_START,
  44. MT8188_AFE_IO_ETDM2_IN,
  45. MT8188_AFE_IO_ETDM1_OUT,
  46. MT8188_AFE_IO_ETDM2_OUT,
  47. MT8188_AFE_IO_ETDM3_OUT,
  48. MT8188_AFE_IO_ETDM_END,
  49. MT8188_AFE_IO_ETDM_NUM =
  50. (MT8188_AFE_IO_ETDM_END - MT8188_AFE_IO_ETDM_START),
  51. MT8188_AFE_IO_PCM = MT8188_AFE_IO_ETDM_END,
  52. MT8188_AFE_IO_UL_SRC,
  53. MT8188_AFE_IO_END,
  54. MT8188_AFE_IO_NUM = (MT8188_AFE_IO_END - MT8188_AFE_IO_START),
  55. MT8188_DAI_END = MT8188_AFE_IO_END,
  56. MT8188_DAI_NUM = (MT8188_DAI_END - MT8188_DAI_START),
  57. };
  58. enum {
  59. MT8188_TOP_CG_A1SYS_TIMING,
  60. MT8188_TOP_CG_A2SYS_TIMING,
  61. MT8188_TOP_CG_26M_TIMING,
  62. MT8188_TOP_CG_NUM,
  63. };
  64. enum {
  65. MT8188_AFE_IRQ_1,
  66. MT8188_AFE_IRQ_2,
  67. MT8188_AFE_IRQ_3,
  68. MT8188_AFE_IRQ_8,
  69. MT8188_AFE_IRQ_9,
  70. MT8188_AFE_IRQ_10,
  71. MT8188_AFE_IRQ_13,
  72. MT8188_AFE_IRQ_14,
  73. MT8188_AFE_IRQ_15,
  74. MT8188_AFE_IRQ_16,
  75. MT8188_AFE_IRQ_17,
  76. MT8188_AFE_IRQ_18,
  77. MT8188_AFE_IRQ_19,
  78. MT8188_AFE_IRQ_20,
  79. MT8188_AFE_IRQ_21,
  80. MT8188_AFE_IRQ_22,
  81. MT8188_AFE_IRQ_23,
  82. MT8188_AFE_IRQ_24,
  83. MT8188_AFE_IRQ_25,
  84. MT8188_AFE_IRQ_26,
  85. MT8188_AFE_IRQ_27,
  86. MT8188_AFE_IRQ_28,
  87. MT8188_AFE_IRQ_NUM,
  88. };
  89. enum {
  90. MT8188_ETDM_OUT1_1X_EN = 9,
  91. MT8188_ETDM_OUT2_1X_EN = 10,
  92. MT8188_ETDM_OUT3_1X_EN = 11,
  93. MT8188_ETDM_IN1_1X_EN = 12,
  94. MT8188_ETDM_IN2_1X_EN = 13,
  95. MT8188_ETDM_IN1_NX_EN = 25,
  96. MT8188_ETDM_IN2_NX_EN = 26,
  97. };
  98. enum {
  99. MT8188_MTKAIF_MISO_0,
  100. MT8188_MTKAIF_MISO_1,
  101. MT8188_MTKAIF_MISO_NUM,
  102. };
  103. struct mtk_dai_memif_irq_priv {
  104. unsigned int asys_timing_sel;
  105. };
  106. struct mtkaif_param {
  107. bool mtkaif_calibration_ok;
  108. int mtkaif_chosen_phase[MT8188_MTKAIF_MISO_NUM];
  109. int mtkaif_phase_cycle[MT8188_MTKAIF_MISO_NUM];
  110. int mtkaif_dmic_on;
  111. };
  112. struct clk;
  113. struct mt8188_afe_private {
  114. struct clk **clk;
  115. struct clk_lookup **lookup;
  116. struct regmap *topckgen;
  117. int pm_runtime_bypass_reg_ctl;
  118. spinlock_t afe_ctrl_lock; /* Lock for afe control */
  119. struct mtk_dai_memif_irq_priv irq_priv[MT8188_AFE_IRQ_NUM];
  120. struct mtkaif_param mtkaif_params;
  121. /* dai */
  122. void *dai_priv[MT8188_DAI_NUM];
  123. };
  124. int mt8188_afe_fs_timing(unsigned int rate);
  125. /* dai register */
  126. int mt8188_dai_adda_register(struct mtk_base_afe *afe);
  127. int mt8188_dai_etdm_register(struct mtk_base_afe *afe);
  128. int mt8188_dai_pcm_register(struct mtk_base_afe *afe);
  129. #define MT8188_SOC_ENUM_EXT(xname, xenum, xhandler_get, xhandler_put, id) \
  130. { \
  131. .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = xname, \
  132. .info = snd_soc_info_enum_double, \
  133. .get = xhandler_get, .put = xhandler_put, \
  134. .device = id, \
  135. .private_value = (unsigned long)&(xenum), \
  136. }
  137. #endif