lpass-platform.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2010-2011,2013-2015 The Linux Foundation. All rights reserved.
  4. *
  5. * lpass-platform.c -- ALSA SoC platform driver for QTi LPASS
  6. */
  7. #include <dt-bindings/sound/qcom,lpass.h>
  8. #include <linux/dma-mapping.h>
  9. #include <linux/export.h>
  10. #include <linux/kernel.h>
  11. #include <linux/module.h>
  12. #include <linux/platform_device.h>
  13. #include <sound/pcm_params.h>
  14. #include <linux/regmap.h>
  15. #include <sound/soc.h>
  16. #include "lpass-lpaif-reg.h"
  17. #include "lpass.h"
  18. #define DRV_NAME "lpass-platform"
  19. #define LPASS_PLATFORM_BUFFER_SIZE (24 * 2 * 1024)
  20. #define LPASS_PLATFORM_PERIODS 2
  21. #define LPASS_RXTX_CDC_DMA_LPM_BUFF_SIZE (8 * 1024)
  22. #define LPASS_VA_CDC_DMA_LPM_BUFF_SIZE (12 * 1024)
  23. #define LPASS_CDC_DMA_REGISTER_FIELDS_MAX 15
  24. static const struct snd_pcm_hardware lpass_platform_pcm_hardware = {
  25. .info = SNDRV_PCM_INFO_MMAP |
  26. SNDRV_PCM_INFO_MMAP_VALID |
  27. SNDRV_PCM_INFO_INTERLEAVED |
  28. SNDRV_PCM_INFO_PAUSE |
  29. SNDRV_PCM_INFO_RESUME,
  30. .formats = SNDRV_PCM_FMTBIT_S16 |
  31. SNDRV_PCM_FMTBIT_S24 |
  32. SNDRV_PCM_FMTBIT_S32,
  33. .rates = SNDRV_PCM_RATE_8000_192000,
  34. .rate_min = 8000,
  35. .rate_max = 192000,
  36. .channels_min = 1,
  37. .channels_max = 8,
  38. .buffer_bytes_max = LPASS_PLATFORM_BUFFER_SIZE,
  39. .period_bytes_max = LPASS_PLATFORM_BUFFER_SIZE /
  40. LPASS_PLATFORM_PERIODS,
  41. .period_bytes_min = LPASS_PLATFORM_BUFFER_SIZE /
  42. LPASS_PLATFORM_PERIODS,
  43. .periods_min = LPASS_PLATFORM_PERIODS,
  44. .periods_max = LPASS_PLATFORM_PERIODS,
  45. .fifo_size = 0,
  46. };
  47. static const struct snd_pcm_hardware lpass_platform_rxtx_hardware = {
  48. .info = SNDRV_PCM_INFO_MMAP |
  49. SNDRV_PCM_INFO_MMAP_VALID |
  50. SNDRV_PCM_INFO_INTERLEAVED |
  51. SNDRV_PCM_INFO_PAUSE |
  52. SNDRV_PCM_INFO_RESUME,
  53. .formats = SNDRV_PCM_FMTBIT_S16 |
  54. SNDRV_PCM_FMTBIT_S24 |
  55. SNDRV_PCM_FMTBIT_S32,
  56. .rates = SNDRV_PCM_RATE_8000_192000,
  57. .rate_min = 8000,
  58. .rate_max = 192000,
  59. .channels_min = 1,
  60. .channels_max = 8,
  61. .buffer_bytes_max = LPASS_RXTX_CDC_DMA_LPM_BUFF_SIZE,
  62. .period_bytes_max = LPASS_RXTX_CDC_DMA_LPM_BUFF_SIZE /
  63. LPASS_PLATFORM_PERIODS,
  64. .period_bytes_min = LPASS_RXTX_CDC_DMA_LPM_BUFF_SIZE /
  65. LPASS_PLATFORM_PERIODS,
  66. .periods_min = LPASS_PLATFORM_PERIODS,
  67. .periods_max = LPASS_PLATFORM_PERIODS,
  68. .fifo_size = 0,
  69. };
  70. static const struct snd_pcm_hardware lpass_platform_va_hardware = {
  71. .info = SNDRV_PCM_INFO_MMAP |
  72. SNDRV_PCM_INFO_MMAP_VALID |
  73. SNDRV_PCM_INFO_INTERLEAVED |
  74. SNDRV_PCM_INFO_PAUSE |
  75. SNDRV_PCM_INFO_RESUME,
  76. .formats = SNDRV_PCM_FMTBIT_S16 |
  77. SNDRV_PCM_FMTBIT_S24 |
  78. SNDRV_PCM_FMTBIT_S32,
  79. .rates = SNDRV_PCM_RATE_8000_192000,
  80. .rate_min = 8000,
  81. .rate_max = 192000,
  82. .channels_min = 1,
  83. .channels_max = 8,
  84. .buffer_bytes_max = LPASS_VA_CDC_DMA_LPM_BUFF_SIZE,
  85. .period_bytes_max = LPASS_VA_CDC_DMA_LPM_BUFF_SIZE /
  86. LPASS_PLATFORM_PERIODS,
  87. .period_bytes_min = LPASS_VA_CDC_DMA_LPM_BUFF_SIZE /
  88. LPASS_PLATFORM_PERIODS,
  89. .periods_min = LPASS_PLATFORM_PERIODS,
  90. .periods_max = LPASS_PLATFORM_PERIODS,
  91. .fifo_size = 0,
  92. };
  93. static int lpass_platform_alloc_rxtx_dmactl_fields(struct device *dev,
  94. struct regmap *map)
  95. {
  96. struct lpass_data *drvdata = dev_get_drvdata(dev);
  97. const struct lpass_variant *v = drvdata->variant;
  98. struct lpaif_dmactl *rd_dmactl, *wr_dmactl;
  99. int rval;
  100. rd_dmactl = devm_kzalloc(dev, sizeof(*rd_dmactl), GFP_KERNEL);
  101. if (!rd_dmactl)
  102. return -ENOMEM;
  103. wr_dmactl = devm_kzalloc(dev, sizeof(*wr_dmactl), GFP_KERNEL);
  104. if (!wr_dmactl)
  105. return -ENOMEM;
  106. drvdata->rxtx_rd_dmactl = rd_dmactl;
  107. drvdata->rxtx_wr_dmactl = wr_dmactl;
  108. rval = devm_regmap_field_bulk_alloc(dev, map, &rd_dmactl->intf,
  109. &v->rxtx_rdma_intf, LPASS_CDC_DMA_REGISTER_FIELDS_MAX);
  110. if (rval)
  111. return rval;
  112. return devm_regmap_field_bulk_alloc(dev, map, &wr_dmactl->intf,
  113. &v->rxtx_wrdma_intf, LPASS_CDC_DMA_REGISTER_FIELDS_MAX);
  114. }
  115. static int lpass_platform_alloc_va_dmactl_fields(struct device *dev,
  116. struct regmap *map)
  117. {
  118. struct lpass_data *drvdata = dev_get_drvdata(dev);
  119. const struct lpass_variant *v = drvdata->variant;
  120. struct lpaif_dmactl *wr_dmactl;
  121. wr_dmactl = devm_kzalloc(dev, sizeof(*wr_dmactl), GFP_KERNEL);
  122. if (!wr_dmactl)
  123. return -ENOMEM;
  124. drvdata->va_wr_dmactl = wr_dmactl;
  125. return devm_regmap_field_bulk_alloc(dev, map, &wr_dmactl->intf,
  126. &v->va_wrdma_intf, LPASS_CDC_DMA_REGISTER_FIELDS_MAX);
  127. }
  128. static int lpass_platform_alloc_dmactl_fields(struct device *dev,
  129. struct regmap *map)
  130. {
  131. struct lpass_data *drvdata = dev_get_drvdata(dev);
  132. const struct lpass_variant *v = drvdata->variant;
  133. struct lpaif_dmactl *rd_dmactl, *wr_dmactl;
  134. int rval;
  135. drvdata->rd_dmactl = devm_kzalloc(dev, sizeof(struct lpaif_dmactl),
  136. GFP_KERNEL);
  137. if (drvdata->rd_dmactl == NULL)
  138. return -ENOMEM;
  139. drvdata->wr_dmactl = devm_kzalloc(dev, sizeof(struct lpaif_dmactl),
  140. GFP_KERNEL);
  141. if (drvdata->wr_dmactl == NULL)
  142. return -ENOMEM;
  143. rd_dmactl = drvdata->rd_dmactl;
  144. wr_dmactl = drvdata->wr_dmactl;
  145. rval = devm_regmap_field_bulk_alloc(dev, map, &rd_dmactl->intf,
  146. &v->rdma_intf, 6);
  147. if (rval)
  148. return rval;
  149. return devm_regmap_field_bulk_alloc(dev, map, &wr_dmactl->intf,
  150. &v->wrdma_intf, 6);
  151. }
  152. static int lpass_platform_alloc_hdmidmactl_fields(struct device *dev,
  153. struct regmap *map)
  154. {
  155. struct lpass_data *drvdata = dev_get_drvdata(dev);
  156. const struct lpass_variant *v = drvdata->variant;
  157. struct lpaif_dmactl *rd_dmactl;
  158. rd_dmactl = devm_kzalloc(dev, sizeof(struct lpaif_dmactl), GFP_KERNEL);
  159. if (rd_dmactl == NULL)
  160. return -ENOMEM;
  161. drvdata->hdmi_rd_dmactl = rd_dmactl;
  162. return devm_regmap_field_bulk_alloc(dev, map, &rd_dmactl->bursten,
  163. &v->hdmi_rdma_bursten, 8);
  164. }
  165. static int lpass_platform_pcmops_open(struct snd_soc_component *component,
  166. struct snd_pcm_substream *substream)
  167. {
  168. struct snd_pcm_runtime *runtime = substream->runtime;
  169. struct snd_soc_pcm_runtime *soc_runtime = snd_soc_substream_to_rtd(substream);
  170. struct snd_soc_dai *cpu_dai = snd_soc_rtd_to_cpu(soc_runtime, 0);
  171. struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
  172. const struct lpass_variant *v = drvdata->variant;
  173. int ret, dma_ch, dir = substream->stream;
  174. struct lpass_pcm_data *data;
  175. struct regmap *map;
  176. unsigned int dai_id = cpu_dai->driver->id;
  177. component->id = dai_id;
  178. data = kzalloc(sizeof(*data), GFP_KERNEL);
  179. if (!data)
  180. return -ENOMEM;
  181. data->i2s_port = cpu_dai->driver->id;
  182. runtime->private_data = data;
  183. if (v->alloc_dma_channel)
  184. dma_ch = v->alloc_dma_channel(drvdata, dir, dai_id);
  185. else
  186. dma_ch = 0;
  187. if (dma_ch < 0) {
  188. kfree(data);
  189. return dma_ch;
  190. }
  191. switch (dai_id) {
  192. case MI2S_PRIMARY ... MI2S_QUINARY:
  193. map = drvdata->lpaif_map;
  194. drvdata->substream[dma_ch] = substream;
  195. break;
  196. case LPASS_DP_RX:
  197. map = drvdata->hdmiif_map;
  198. drvdata->hdmi_substream[dma_ch] = substream;
  199. break;
  200. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  201. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  202. map = drvdata->rxtx_lpaif_map;
  203. drvdata->rxtx_substream[dma_ch] = substream;
  204. break;
  205. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8:
  206. map = drvdata->va_lpaif_map;
  207. drvdata->va_substream[dma_ch] = substream;
  208. break;
  209. default:
  210. break;
  211. }
  212. data->dma_ch = dma_ch;
  213. switch (dai_id) {
  214. case MI2S_PRIMARY ... MI2S_QUINARY:
  215. case LPASS_DP_RX:
  216. ret = regmap_write(map, LPAIF_DMACTL_REG(v, dma_ch, dir, data->i2s_port), 0);
  217. if (ret) {
  218. kfree(data);
  219. dev_err(soc_runtime->dev, "error writing to rdmactl reg: %d\n", ret);
  220. return ret;
  221. }
  222. snd_soc_set_runtime_hwparams(substream, &lpass_platform_pcm_hardware);
  223. runtime->dma_bytes = lpass_platform_pcm_hardware.buffer_bytes_max;
  224. break;
  225. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  226. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  227. snd_soc_set_runtime_hwparams(substream, &lpass_platform_rxtx_hardware);
  228. runtime->dma_bytes = lpass_platform_rxtx_hardware.buffer_bytes_max;
  229. snd_pcm_set_runtime_buffer(substream, &substream->dma_buffer);
  230. break;
  231. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8:
  232. snd_soc_set_runtime_hwparams(substream, &lpass_platform_va_hardware);
  233. runtime->dma_bytes = lpass_platform_va_hardware.buffer_bytes_max;
  234. snd_pcm_set_runtime_buffer(substream, &substream->dma_buffer);
  235. break;
  236. default:
  237. break;
  238. }
  239. ret = snd_pcm_hw_constraint_integer(runtime,
  240. SNDRV_PCM_HW_PARAM_PERIODS);
  241. if (ret < 0) {
  242. kfree(data);
  243. dev_err(soc_runtime->dev, "setting constraints failed: %d\n",
  244. ret);
  245. return -EINVAL;
  246. }
  247. return 0;
  248. }
  249. static int lpass_platform_pcmops_close(struct snd_soc_component *component,
  250. struct snd_pcm_substream *substream)
  251. {
  252. struct snd_pcm_runtime *runtime = substream->runtime;
  253. struct snd_soc_pcm_runtime *soc_runtime = snd_soc_substream_to_rtd(substream);
  254. struct snd_soc_dai *cpu_dai = snd_soc_rtd_to_cpu(soc_runtime, 0);
  255. struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
  256. const struct lpass_variant *v = drvdata->variant;
  257. struct lpass_pcm_data *data;
  258. unsigned int dai_id = cpu_dai->driver->id;
  259. data = runtime->private_data;
  260. switch (dai_id) {
  261. case MI2S_PRIMARY ... MI2S_QUINARY:
  262. drvdata->substream[data->dma_ch] = NULL;
  263. break;
  264. case LPASS_DP_RX:
  265. drvdata->hdmi_substream[data->dma_ch] = NULL;
  266. break;
  267. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  268. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  269. drvdata->rxtx_substream[data->dma_ch] = NULL;
  270. break;
  271. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8:
  272. drvdata->va_substream[data->dma_ch] = NULL;
  273. break;
  274. default:
  275. break;
  276. }
  277. if (v->free_dma_channel)
  278. v->free_dma_channel(drvdata, data->dma_ch, dai_id);
  279. kfree(data);
  280. return 0;
  281. }
  282. static struct lpaif_dmactl *__lpass_get_dmactl_handle(const struct snd_pcm_substream *substream,
  283. struct snd_soc_component *component)
  284. {
  285. struct snd_soc_pcm_runtime *soc_runtime = snd_soc_substream_to_rtd(substream);
  286. struct snd_soc_dai *cpu_dai = snd_soc_rtd_to_cpu(soc_runtime, 0);
  287. struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
  288. struct lpaif_dmactl *dmactl = NULL;
  289. switch (cpu_dai->driver->id) {
  290. case MI2S_PRIMARY ... MI2S_QUINARY:
  291. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  292. dmactl = drvdata->rd_dmactl;
  293. else
  294. dmactl = drvdata->wr_dmactl;
  295. break;
  296. case LPASS_DP_RX:
  297. dmactl = drvdata->hdmi_rd_dmactl;
  298. break;
  299. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  300. dmactl = drvdata->rxtx_rd_dmactl;
  301. break;
  302. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  303. dmactl = drvdata->rxtx_wr_dmactl;
  304. break;
  305. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8:
  306. dmactl = drvdata->va_wr_dmactl;
  307. break;
  308. }
  309. return dmactl;
  310. }
  311. static int __lpass_get_id(const struct snd_pcm_substream *substream,
  312. struct snd_soc_component *component)
  313. {
  314. struct snd_soc_pcm_runtime *soc_runtime = snd_soc_substream_to_rtd(substream);
  315. struct snd_soc_dai *cpu_dai = snd_soc_rtd_to_cpu(soc_runtime, 0);
  316. struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
  317. struct snd_pcm_runtime *rt = substream->runtime;
  318. struct lpass_pcm_data *pcm_data = rt->private_data;
  319. const struct lpass_variant *v = drvdata->variant;
  320. int id;
  321. switch (cpu_dai->driver->id) {
  322. case MI2S_PRIMARY ... MI2S_QUINARY:
  323. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  324. id = pcm_data->dma_ch;
  325. else
  326. id = pcm_data->dma_ch - v->wrdma_channel_start;
  327. break;
  328. case LPASS_DP_RX:
  329. id = pcm_data->dma_ch;
  330. break;
  331. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  332. id = pcm_data->dma_ch;
  333. break;
  334. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  335. id = pcm_data->dma_ch - v->rxtx_wrdma_channel_start;
  336. break;
  337. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8:
  338. id = pcm_data->dma_ch - v->va_wrdma_channel_start;
  339. break;
  340. }
  341. return id;
  342. }
  343. static struct regmap *__lpass_get_regmap_handle(const struct snd_pcm_substream *substream,
  344. struct snd_soc_component *component)
  345. {
  346. struct snd_soc_pcm_runtime *soc_runtime = snd_soc_substream_to_rtd(substream);
  347. struct snd_soc_dai *cpu_dai = snd_soc_rtd_to_cpu(soc_runtime, 0);
  348. struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
  349. struct regmap *map = NULL;
  350. switch (cpu_dai->driver->id) {
  351. case MI2S_PRIMARY ... MI2S_QUINARY:
  352. map = drvdata->lpaif_map;
  353. break;
  354. case LPASS_DP_RX:
  355. map = drvdata->hdmiif_map;
  356. break;
  357. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  358. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  359. map = drvdata->rxtx_lpaif_map;
  360. break;
  361. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8:
  362. map = drvdata->va_lpaif_map;
  363. break;
  364. }
  365. return map;
  366. }
  367. static int lpass_platform_pcmops_hw_params(struct snd_soc_component *component,
  368. struct snd_pcm_substream *substream,
  369. struct snd_pcm_hw_params *params)
  370. {
  371. struct snd_soc_pcm_runtime *soc_runtime = snd_soc_substream_to_rtd(substream);
  372. struct snd_soc_dai *cpu_dai = snd_soc_rtd_to_cpu(soc_runtime, 0);
  373. struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
  374. struct snd_pcm_runtime *rt = substream->runtime;
  375. struct lpass_pcm_data *pcm_data = rt->private_data;
  376. const struct lpass_variant *v = drvdata->variant;
  377. snd_pcm_format_t format = params_format(params);
  378. unsigned int channels = params_channels(params);
  379. unsigned int regval;
  380. struct lpaif_dmactl *dmactl;
  381. int id;
  382. int bitwidth;
  383. int ret, dma_port = pcm_data->i2s_port + v->dmactl_audif_start;
  384. unsigned int dai_id = cpu_dai->driver->id;
  385. dmactl = __lpass_get_dmactl_handle(substream, component);
  386. id = __lpass_get_id(substream, component);
  387. bitwidth = snd_pcm_format_width(format);
  388. if (bitwidth < 0) {
  389. dev_err(soc_runtime->dev, "invalid bit width given: %d\n",
  390. bitwidth);
  391. return bitwidth;
  392. }
  393. ret = regmap_fields_write(dmactl->bursten, id, LPAIF_DMACTL_BURSTEN_INCR4);
  394. if (ret) {
  395. dev_err(soc_runtime->dev, "error updating bursten field: %d\n", ret);
  396. return ret;
  397. }
  398. ret = regmap_fields_write(dmactl->fifowm, id, LPAIF_DMACTL_FIFOWM_8);
  399. if (ret) {
  400. dev_err(soc_runtime->dev, "error updating fifowm field: %d\n", ret);
  401. return ret;
  402. }
  403. switch (dai_id) {
  404. case LPASS_DP_RX:
  405. ret = regmap_fields_write(dmactl->burst8, id,
  406. LPAIF_DMACTL_BURSTEN_INCR4);
  407. if (ret) {
  408. dev_err(soc_runtime->dev, "error updating burst8en field: %d\n", ret);
  409. return ret;
  410. }
  411. ret = regmap_fields_write(dmactl->burst16, id,
  412. LPAIF_DMACTL_BURSTEN_INCR4);
  413. if (ret) {
  414. dev_err(soc_runtime->dev, "error updating burst16en field: %d\n", ret);
  415. return ret;
  416. }
  417. ret = regmap_fields_write(dmactl->dynburst, id,
  418. LPAIF_DMACTL_BURSTEN_INCR4);
  419. if (ret) {
  420. dev_err(soc_runtime->dev, "error updating dynbursten field: %d\n", ret);
  421. return ret;
  422. }
  423. break;
  424. case MI2S_PRIMARY:
  425. case MI2S_SECONDARY:
  426. case MI2S_TERTIARY:
  427. case MI2S_QUATERNARY:
  428. case MI2S_QUINARY:
  429. ret = regmap_fields_write(dmactl->intf, id,
  430. LPAIF_DMACTL_AUDINTF(dma_port));
  431. if (ret) {
  432. dev_err(soc_runtime->dev, "error updating audio interface field: %d\n",
  433. ret);
  434. return ret;
  435. }
  436. break;
  437. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  438. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  439. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX0:
  440. break;
  441. default:
  442. dev_err(soc_runtime->dev, "%s: invalid interface: %d\n", __func__, dai_id);
  443. break;
  444. }
  445. switch (bitwidth) {
  446. case 16:
  447. switch (channels) {
  448. case 1:
  449. case 2:
  450. regval = LPAIF_DMACTL_WPSCNT_ONE;
  451. break;
  452. case 4:
  453. regval = LPAIF_DMACTL_WPSCNT_TWO;
  454. break;
  455. case 6:
  456. regval = LPAIF_DMACTL_WPSCNT_THREE;
  457. break;
  458. case 8:
  459. regval = LPAIF_DMACTL_WPSCNT_FOUR;
  460. break;
  461. default:
  462. dev_err(soc_runtime->dev, "invalid PCM config given: bw=%d, ch=%u\n",
  463. bitwidth, channels);
  464. return -EINVAL;
  465. }
  466. break;
  467. case 24:
  468. case 32:
  469. switch (channels) {
  470. case 1:
  471. regval = LPAIF_DMACTL_WPSCNT_ONE;
  472. break;
  473. case 2:
  474. regval = (dai_id == LPASS_DP_RX ?
  475. LPAIF_DMACTL_WPSCNT_ONE :
  476. LPAIF_DMACTL_WPSCNT_TWO);
  477. break;
  478. case 4:
  479. regval = (dai_id == LPASS_DP_RX ?
  480. LPAIF_DMACTL_WPSCNT_TWO :
  481. LPAIF_DMACTL_WPSCNT_FOUR);
  482. break;
  483. case 6:
  484. regval = (dai_id == LPASS_DP_RX ?
  485. LPAIF_DMACTL_WPSCNT_THREE :
  486. LPAIF_DMACTL_WPSCNT_SIX);
  487. break;
  488. case 8:
  489. regval = (dai_id == LPASS_DP_RX ?
  490. LPAIF_DMACTL_WPSCNT_FOUR :
  491. LPAIF_DMACTL_WPSCNT_EIGHT);
  492. break;
  493. default:
  494. dev_err(soc_runtime->dev, "invalid PCM config given: bw=%d, ch=%u\n",
  495. bitwidth, channels);
  496. return -EINVAL;
  497. }
  498. break;
  499. default:
  500. dev_err(soc_runtime->dev, "invalid PCM config given: bw=%d, ch=%u\n",
  501. bitwidth, channels);
  502. return -EINVAL;
  503. }
  504. ret = regmap_fields_write(dmactl->wpscnt, id, regval);
  505. if (ret) {
  506. dev_err(soc_runtime->dev, "error writing to dmactl reg: %d\n",
  507. ret);
  508. return ret;
  509. }
  510. return 0;
  511. }
  512. static int lpass_platform_pcmops_hw_free(struct snd_soc_component *component,
  513. struct snd_pcm_substream *substream)
  514. {
  515. struct snd_soc_pcm_runtime *soc_runtime = snd_soc_substream_to_rtd(substream);
  516. struct snd_soc_dai *cpu_dai = snd_soc_rtd_to_cpu(soc_runtime, 0);
  517. struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
  518. struct snd_pcm_runtime *rt = substream->runtime;
  519. struct lpass_pcm_data *pcm_data = rt->private_data;
  520. const struct lpass_variant *v = drvdata->variant;
  521. unsigned int reg;
  522. int ret;
  523. struct regmap *map;
  524. unsigned int dai_id = cpu_dai->driver->id;
  525. if (is_cdc_dma_port(dai_id))
  526. return 0;
  527. map = __lpass_get_regmap_handle(substream, component);
  528. reg = LPAIF_DMACTL_REG(v, pcm_data->dma_ch, substream->stream, dai_id);
  529. ret = regmap_write(map, reg, 0);
  530. if (ret)
  531. dev_err(soc_runtime->dev, "error writing to rdmactl reg: %d\n",
  532. ret);
  533. return ret;
  534. }
  535. static int lpass_platform_pcmops_prepare(struct snd_soc_component *component,
  536. struct snd_pcm_substream *substream)
  537. {
  538. struct snd_pcm_runtime *runtime = substream->runtime;
  539. struct snd_soc_pcm_runtime *soc_runtime = snd_soc_substream_to_rtd(substream);
  540. struct snd_soc_dai *cpu_dai = snd_soc_rtd_to_cpu(soc_runtime, 0);
  541. struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
  542. struct snd_pcm_runtime *rt = substream->runtime;
  543. struct lpass_pcm_data *pcm_data = rt->private_data;
  544. const struct lpass_variant *v = drvdata->variant;
  545. struct lpaif_dmactl *dmactl;
  546. struct regmap *map;
  547. int ret, id, ch, dir = substream->stream;
  548. unsigned int dai_id = cpu_dai->driver->id;
  549. ch = pcm_data->dma_ch;
  550. dmactl = __lpass_get_dmactl_handle(substream, component);
  551. id = __lpass_get_id(substream, component);
  552. map = __lpass_get_regmap_handle(substream, component);
  553. ret = regmap_write(map, LPAIF_DMABASE_REG(v, ch, dir, dai_id),
  554. runtime->dma_addr);
  555. if (ret) {
  556. dev_err(soc_runtime->dev, "error writing to rdmabase reg: %d\n",
  557. ret);
  558. return ret;
  559. }
  560. ret = regmap_write(map, LPAIF_DMABUFF_REG(v, ch, dir, dai_id),
  561. (snd_pcm_lib_buffer_bytes(substream) >> 2) - 1);
  562. if (ret) {
  563. dev_err(soc_runtime->dev, "error writing to rdmabuff reg: %d\n",
  564. ret);
  565. return ret;
  566. }
  567. ret = regmap_write(map, LPAIF_DMAPER_REG(v, ch, dir, dai_id),
  568. (snd_pcm_lib_period_bytes(substream) >> 2) - 1);
  569. if (ret) {
  570. dev_err(soc_runtime->dev, "error writing to rdmaper reg: %d\n",
  571. ret);
  572. return ret;
  573. }
  574. if (is_cdc_dma_port(dai_id)) {
  575. ret = regmap_fields_write(dmactl->fifowm, id, LPAIF_DMACTL_FIFOWM_8);
  576. if (ret) {
  577. dev_err(soc_runtime->dev, "error writing fifowm field to dmactl reg: %d, id: %d\n",
  578. ret, id);
  579. return ret;
  580. }
  581. }
  582. ret = regmap_fields_write(dmactl->enable, id, LPAIF_DMACTL_ENABLE_ON);
  583. if (ret) {
  584. dev_err(soc_runtime->dev, "error writing to rdmactl reg: %d\n",
  585. ret);
  586. return ret;
  587. }
  588. return 0;
  589. }
  590. static int lpass_platform_pcmops_trigger(struct snd_soc_component *component,
  591. struct snd_pcm_substream *substream,
  592. int cmd)
  593. {
  594. struct snd_soc_pcm_runtime *soc_runtime = snd_soc_substream_to_rtd(substream);
  595. struct snd_soc_dai *cpu_dai = snd_soc_rtd_to_cpu(soc_runtime, 0);
  596. struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
  597. struct snd_pcm_runtime *rt = substream->runtime;
  598. struct lpass_pcm_data *pcm_data = rt->private_data;
  599. const struct lpass_variant *v = drvdata->variant;
  600. struct lpaif_dmactl *dmactl;
  601. struct regmap *map;
  602. int ret, ch, id;
  603. unsigned int reg_irqclr = 0, val_irqclr = 0;
  604. unsigned int reg_irqen = 0, val_irqen = 0, val_mask = 0;
  605. unsigned int dai_id = cpu_dai->driver->id;
  606. ch = pcm_data->dma_ch;
  607. dmactl = __lpass_get_dmactl_handle(substream, component);
  608. id = __lpass_get_id(substream, component);
  609. map = __lpass_get_regmap_handle(substream, component);
  610. switch (cmd) {
  611. case SNDRV_PCM_TRIGGER_START:
  612. case SNDRV_PCM_TRIGGER_RESUME:
  613. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  614. ret = regmap_fields_write(dmactl->enable, id,
  615. LPAIF_DMACTL_ENABLE_ON);
  616. if (ret) {
  617. dev_err(soc_runtime->dev,
  618. "error writing to rdmactl reg: %d\n", ret);
  619. return ret;
  620. }
  621. switch (dai_id) {
  622. case LPASS_DP_RX:
  623. ret = regmap_fields_write(dmactl->dyncclk, id,
  624. LPAIF_DMACTL_DYNCLK_ON);
  625. if (ret) {
  626. dev_err(soc_runtime->dev,
  627. "error writing to rdmactl reg: %d\n", ret);
  628. return ret;
  629. }
  630. reg_irqclr = LPASS_HDMITX_APP_IRQCLEAR_REG(v);
  631. val_irqclr = (LPAIF_IRQ_ALL(ch) |
  632. LPAIF_IRQ_HDMI_REQ_ON_PRELOAD(ch) |
  633. LPAIF_IRQ_HDMI_METADONE |
  634. LPAIF_IRQ_HDMI_SDEEP_AUD_DIS(ch));
  635. reg_irqen = LPASS_HDMITX_APP_IRQEN_REG(v);
  636. val_mask = (LPAIF_IRQ_ALL(ch) |
  637. LPAIF_IRQ_HDMI_REQ_ON_PRELOAD(ch) |
  638. LPAIF_IRQ_HDMI_METADONE |
  639. LPAIF_IRQ_HDMI_SDEEP_AUD_DIS(ch));
  640. val_irqen = (LPAIF_IRQ_ALL(ch) |
  641. LPAIF_IRQ_HDMI_REQ_ON_PRELOAD(ch) |
  642. LPAIF_IRQ_HDMI_METADONE |
  643. LPAIF_IRQ_HDMI_SDEEP_AUD_DIS(ch));
  644. break;
  645. case MI2S_PRIMARY:
  646. case MI2S_SECONDARY:
  647. case MI2S_TERTIARY:
  648. case MI2S_QUATERNARY:
  649. case MI2S_QUINARY:
  650. reg_irqclr = LPAIF_IRQCLEAR_REG(v, LPAIF_IRQ_PORT_HOST);
  651. val_irqclr = LPAIF_IRQ_ALL(ch);
  652. reg_irqen = LPAIF_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST);
  653. val_mask = LPAIF_IRQ_ALL(ch);
  654. val_irqen = LPAIF_IRQ_ALL(ch);
  655. break;
  656. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  657. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  658. ret = regmap_fields_write(dmactl->dyncclk, id, LPAIF_DMACTL_DYNCLK_ON);
  659. if (ret) {
  660. dev_err(soc_runtime->dev,
  661. "error writing to rdmactl reg field: %d\n", ret);
  662. return ret;
  663. }
  664. reg_irqclr = LPAIF_RXTX_IRQCLEAR_REG(v, LPAIF_IRQ_PORT_HOST);
  665. val_irqclr = LPAIF_IRQ_ALL(ch);
  666. reg_irqen = LPAIF_RXTX_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST);
  667. val_mask = LPAIF_IRQ_ALL(ch);
  668. val_irqen = LPAIF_IRQ_ALL(ch);
  669. break;
  670. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8:
  671. ret = regmap_fields_write(dmactl->dyncclk, id, LPAIF_DMACTL_DYNCLK_ON);
  672. if (ret) {
  673. dev_err(soc_runtime->dev,
  674. "error writing to rdmactl reg field: %d\n", ret);
  675. return ret;
  676. }
  677. reg_irqclr = LPAIF_VA_IRQCLEAR_REG(v, LPAIF_IRQ_PORT_HOST);
  678. val_irqclr = LPAIF_IRQ_ALL(ch);
  679. reg_irqen = LPAIF_VA_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST);
  680. val_mask = LPAIF_IRQ_ALL(ch);
  681. val_irqen = LPAIF_IRQ_ALL(ch);
  682. break;
  683. default:
  684. dev_err(soc_runtime->dev, "%s: invalid %d interface\n", __func__, dai_id);
  685. return -EINVAL;
  686. }
  687. ret = regmap_write_bits(map, reg_irqclr, val_irqclr, val_irqclr);
  688. if (ret) {
  689. dev_err(soc_runtime->dev, "error writing to irqclear reg: %d\n", ret);
  690. return ret;
  691. }
  692. ret = regmap_update_bits(map, reg_irqen, val_mask, val_irqen);
  693. if (ret) {
  694. dev_err(soc_runtime->dev, "error writing to irqen reg: %d\n", ret);
  695. return ret;
  696. }
  697. break;
  698. case SNDRV_PCM_TRIGGER_STOP:
  699. case SNDRV_PCM_TRIGGER_SUSPEND:
  700. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  701. ret = regmap_fields_write(dmactl->enable, id,
  702. LPAIF_DMACTL_ENABLE_OFF);
  703. if (ret) {
  704. dev_err(soc_runtime->dev,
  705. "error writing to rdmactl reg: %d\n", ret);
  706. return ret;
  707. }
  708. switch (dai_id) {
  709. case LPASS_DP_RX:
  710. ret = regmap_fields_write(dmactl->dyncclk, id,
  711. LPAIF_DMACTL_DYNCLK_OFF);
  712. if (ret) {
  713. dev_err(soc_runtime->dev,
  714. "error writing to rdmactl reg: %d\n", ret);
  715. return ret;
  716. }
  717. reg_irqen = LPASS_HDMITX_APP_IRQEN_REG(v);
  718. val_mask = (LPAIF_IRQ_ALL(ch) |
  719. LPAIF_IRQ_HDMI_REQ_ON_PRELOAD(ch) |
  720. LPAIF_IRQ_HDMI_METADONE |
  721. LPAIF_IRQ_HDMI_SDEEP_AUD_DIS(ch));
  722. val_irqen = 0;
  723. break;
  724. case MI2S_PRIMARY:
  725. case MI2S_SECONDARY:
  726. case MI2S_TERTIARY:
  727. case MI2S_QUATERNARY:
  728. case MI2S_QUINARY:
  729. reg_irqen = LPAIF_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST);
  730. val_mask = LPAIF_IRQ_ALL(ch);
  731. val_irqen = 0;
  732. break;
  733. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  734. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  735. ret = regmap_fields_write(dmactl->dyncclk, id, LPAIF_DMACTL_DYNCLK_OFF);
  736. if (ret) {
  737. dev_err(soc_runtime->dev,
  738. "error writing to rdmactl reg field: %d\n", ret);
  739. return ret;
  740. }
  741. reg_irqclr = LPAIF_RXTX_IRQCLEAR_REG(v, LPAIF_IRQ_PORT_HOST);
  742. val_irqclr = LPAIF_IRQ_ALL(ch);
  743. reg_irqen = LPAIF_RXTX_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST);
  744. val_mask = LPAIF_IRQ_ALL(ch);
  745. val_irqen = LPAIF_IRQ_ALL(ch);
  746. break;
  747. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8:
  748. ret = regmap_fields_write(dmactl->dyncclk, id, LPAIF_DMACTL_DYNCLK_OFF);
  749. if (ret) {
  750. dev_err(soc_runtime->dev,
  751. "error writing to rdmactl reg field: %d\n", ret);
  752. return ret;
  753. }
  754. reg_irqclr = LPAIF_VA_IRQCLEAR_REG(v, LPAIF_IRQ_PORT_HOST);
  755. val_irqclr = LPAIF_IRQ_ALL(ch);
  756. reg_irqen = LPAIF_VA_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST);
  757. val_mask = LPAIF_IRQ_ALL(ch);
  758. val_irqen = LPAIF_IRQ_ALL(ch);
  759. break;
  760. default:
  761. dev_err(soc_runtime->dev, "%s: invalid %d interface\n", __func__, dai_id);
  762. return -EINVAL;
  763. }
  764. ret = regmap_update_bits(map, reg_irqen, val_mask, val_irqen);
  765. if (ret) {
  766. dev_err(soc_runtime->dev,
  767. "error writing to irqen reg: %d\n", ret);
  768. return ret;
  769. }
  770. break;
  771. }
  772. return 0;
  773. }
  774. static snd_pcm_uframes_t lpass_platform_pcmops_pointer(
  775. struct snd_soc_component *component,
  776. struct snd_pcm_substream *substream)
  777. {
  778. struct snd_soc_pcm_runtime *soc_runtime = snd_soc_substream_to_rtd(substream);
  779. struct snd_soc_dai *cpu_dai = snd_soc_rtd_to_cpu(soc_runtime, 0);
  780. struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
  781. struct snd_pcm_runtime *rt = substream->runtime;
  782. struct lpass_pcm_data *pcm_data = rt->private_data;
  783. const struct lpass_variant *v = drvdata->variant;
  784. unsigned int base_addr, curr_addr;
  785. int ret, ch, dir = substream->stream;
  786. struct regmap *map;
  787. unsigned int dai_id = cpu_dai->driver->id;
  788. map = __lpass_get_regmap_handle(substream, component);
  789. ch = pcm_data->dma_ch;
  790. ret = regmap_read(map,
  791. LPAIF_DMABASE_REG(v, ch, dir, dai_id), &base_addr);
  792. if (ret) {
  793. dev_err(soc_runtime->dev,
  794. "error reading from rdmabase reg: %d\n", ret);
  795. return ret;
  796. }
  797. ret = regmap_read(map,
  798. LPAIF_DMACURR_REG(v, ch, dir, dai_id), &curr_addr);
  799. if (ret) {
  800. dev_err(soc_runtime->dev,
  801. "error reading from rdmacurr reg: %d\n", ret);
  802. return ret;
  803. }
  804. return bytes_to_frames(substream->runtime, curr_addr - base_addr);
  805. }
  806. static int lpass_platform_cdc_dma_mmap(struct snd_pcm_substream *substream,
  807. struct vm_area_struct *vma)
  808. {
  809. struct snd_pcm_runtime *runtime = substream->runtime;
  810. unsigned long size, offset;
  811. vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
  812. size = vma->vm_end - vma->vm_start;
  813. offset = vma->vm_pgoff << PAGE_SHIFT;
  814. return io_remap_pfn_range(vma, vma->vm_start,
  815. (runtime->dma_addr + offset) >> PAGE_SHIFT,
  816. size, vma->vm_page_prot);
  817. }
  818. static int lpass_platform_pcmops_mmap(struct snd_soc_component *component,
  819. struct snd_pcm_substream *substream,
  820. struct vm_area_struct *vma)
  821. {
  822. struct snd_soc_pcm_runtime *soc_runtime = snd_soc_substream_to_rtd(substream);
  823. struct snd_soc_dai *cpu_dai = snd_soc_rtd_to_cpu(soc_runtime, 0);
  824. unsigned int dai_id = cpu_dai->driver->id;
  825. if (is_cdc_dma_port(dai_id))
  826. return lpass_platform_cdc_dma_mmap(substream, vma);
  827. return snd_pcm_lib_default_mmap(substream, vma);
  828. }
  829. static irqreturn_t lpass_dma_interrupt_handler(
  830. struct snd_pcm_substream *substream,
  831. struct lpass_data *drvdata,
  832. int chan, u32 interrupts)
  833. {
  834. struct snd_soc_pcm_runtime *soc_runtime = snd_soc_substream_to_rtd(substream);
  835. struct snd_soc_dai *cpu_dai = snd_soc_rtd_to_cpu(soc_runtime, 0);
  836. const struct lpass_variant *v = drvdata->variant;
  837. irqreturn_t ret = IRQ_NONE;
  838. int rv;
  839. unsigned int reg, val, mask;
  840. struct regmap *map;
  841. unsigned int dai_id = cpu_dai->driver->id;
  842. mask = LPAIF_IRQ_ALL(chan);
  843. switch (dai_id) {
  844. case LPASS_DP_RX:
  845. map = drvdata->hdmiif_map;
  846. reg = LPASS_HDMITX_APP_IRQCLEAR_REG(v);
  847. val = (LPAIF_IRQ_HDMI_REQ_ON_PRELOAD(chan) |
  848. LPAIF_IRQ_HDMI_METADONE |
  849. LPAIF_IRQ_HDMI_SDEEP_AUD_DIS(chan));
  850. break;
  851. case MI2S_PRIMARY:
  852. case MI2S_SECONDARY:
  853. case MI2S_TERTIARY:
  854. case MI2S_QUATERNARY:
  855. case MI2S_QUINARY:
  856. map = drvdata->lpaif_map;
  857. reg = LPAIF_IRQCLEAR_REG(v, LPAIF_IRQ_PORT_HOST);
  858. val = 0;
  859. break;
  860. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  861. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  862. map = drvdata->rxtx_lpaif_map;
  863. reg = LPAIF_RXTX_IRQCLEAR_REG(v, LPAIF_IRQ_PORT_HOST);
  864. val = 0;
  865. break;
  866. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8:
  867. map = drvdata->va_lpaif_map;
  868. reg = LPAIF_VA_IRQCLEAR_REG(v, LPAIF_IRQ_PORT_HOST);
  869. val = 0;
  870. break;
  871. default:
  872. dev_err(soc_runtime->dev, "%s: invalid %d interface\n", __func__, dai_id);
  873. return -EINVAL;
  874. }
  875. if (interrupts & LPAIF_IRQ_PER(chan)) {
  876. rv = regmap_write_bits(map, reg, mask, (LPAIF_IRQ_PER(chan) | val));
  877. if (rv) {
  878. dev_err(soc_runtime->dev,
  879. "error writing to irqclear reg: %d\n", rv);
  880. return IRQ_NONE;
  881. }
  882. snd_pcm_period_elapsed(substream);
  883. ret = IRQ_HANDLED;
  884. }
  885. if (interrupts & LPAIF_IRQ_XRUN(chan)) {
  886. rv = regmap_write_bits(map, reg, mask, (LPAIF_IRQ_XRUN(chan) | val));
  887. if (rv) {
  888. dev_err(soc_runtime->dev,
  889. "error writing to irqclear reg: %d\n", rv);
  890. return IRQ_NONE;
  891. }
  892. dev_warn_ratelimited(soc_runtime->dev, "xrun warning\n");
  893. snd_pcm_stop_xrun(substream);
  894. ret = IRQ_HANDLED;
  895. }
  896. if (interrupts & LPAIF_IRQ_ERR(chan)) {
  897. rv = regmap_write_bits(map, reg, mask, (LPAIF_IRQ_ERR(chan) | val));
  898. if (rv) {
  899. dev_err(soc_runtime->dev,
  900. "error writing to irqclear reg: %d\n", rv);
  901. return IRQ_NONE;
  902. }
  903. dev_err(soc_runtime->dev, "bus access error\n");
  904. snd_pcm_stop(substream, SNDRV_PCM_STATE_DISCONNECTED);
  905. ret = IRQ_HANDLED;
  906. }
  907. if (interrupts & val) {
  908. rv = regmap_write(map, reg, val);
  909. if (rv) {
  910. dev_err(soc_runtime->dev,
  911. "error writing to irqclear reg: %d\n", rv);
  912. return IRQ_NONE;
  913. }
  914. ret = IRQ_HANDLED;
  915. }
  916. return ret;
  917. }
  918. static irqreturn_t lpass_platform_lpaif_irq(int irq, void *data)
  919. {
  920. struct lpass_data *drvdata = data;
  921. const struct lpass_variant *v = drvdata->variant;
  922. unsigned int irqs;
  923. int rv, chan;
  924. rv = regmap_read(drvdata->lpaif_map,
  925. LPAIF_IRQSTAT_REG(v, LPAIF_IRQ_PORT_HOST), &irqs);
  926. if (rv) {
  927. pr_err("error reading from irqstat reg: %d\n", rv);
  928. return IRQ_NONE;
  929. }
  930. /* Handle per channel interrupts */
  931. for (chan = 0; chan < LPASS_MAX_DMA_CHANNELS; chan++) {
  932. if (irqs & LPAIF_IRQ_ALL(chan) && drvdata->substream[chan]) {
  933. rv = lpass_dma_interrupt_handler(
  934. drvdata->substream[chan],
  935. drvdata, chan, irqs);
  936. if (rv != IRQ_HANDLED)
  937. return rv;
  938. }
  939. }
  940. return IRQ_HANDLED;
  941. }
  942. static irqreturn_t lpass_platform_hdmiif_irq(int irq, void *data)
  943. {
  944. struct lpass_data *drvdata = data;
  945. const struct lpass_variant *v = drvdata->variant;
  946. unsigned int irqs;
  947. int rv, chan;
  948. rv = regmap_read(drvdata->hdmiif_map,
  949. LPASS_HDMITX_APP_IRQSTAT_REG(v), &irqs);
  950. if (rv) {
  951. pr_err("error reading from irqstat reg: %d\n", rv);
  952. return IRQ_NONE;
  953. }
  954. /* Handle per channel interrupts */
  955. for (chan = 0; chan < LPASS_MAX_HDMI_DMA_CHANNELS; chan++) {
  956. if (irqs & (LPAIF_IRQ_ALL(chan) | LPAIF_IRQ_HDMI_REQ_ON_PRELOAD(chan) |
  957. LPAIF_IRQ_HDMI_METADONE |
  958. LPAIF_IRQ_HDMI_SDEEP_AUD_DIS(chan))
  959. && drvdata->hdmi_substream[chan]) {
  960. rv = lpass_dma_interrupt_handler(
  961. drvdata->hdmi_substream[chan],
  962. drvdata, chan, irqs);
  963. if (rv != IRQ_HANDLED)
  964. return rv;
  965. }
  966. }
  967. return IRQ_HANDLED;
  968. }
  969. static irqreturn_t lpass_platform_rxtxif_irq(int irq, void *data)
  970. {
  971. struct lpass_data *drvdata = data;
  972. const struct lpass_variant *v = drvdata->variant;
  973. unsigned int irqs;
  974. irqreturn_t rv;
  975. int chan;
  976. rv = regmap_read(drvdata->rxtx_lpaif_map,
  977. LPAIF_RXTX_IRQSTAT_REG(v, LPAIF_IRQ_PORT_HOST), &irqs);
  978. /* Handle per channel interrupts */
  979. for (chan = 0; chan < LPASS_MAX_CDC_DMA_CHANNELS; chan++) {
  980. if (irqs & LPAIF_IRQ_ALL(chan) && drvdata->rxtx_substream[chan]) {
  981. rv = lpass_dma_interrupt_handler(
  982. drvdata->rxtx_substream[chan],
  983. drvdata, chan, irqs);
  984. if (rv != IRQ_HANDLED)
  985. return rv;
  986. }
  987. }
  988. return IRQ_HANDLED;
  989. }
  990. static irqreturn_t lpass_platform_vaif_irq(int irq, void *data)
  991. {
  992. struct lpass_data *drvdata = data;
  993. const struct lpass_variant *v = drvdata->variant;
  994. unsigned int irqs;
  995. irqreturn_t rv;
  996. int chan;
  997. rv = regmap_read(drvdata->va_lpaif_map,
  998. LPAIF_VA_IRQSTAT_REG(v, LPAIF_IRQ_PORT_HOST), &irqs);
  999. /* Handle per channel interrupts */
  1000. for (chan = 0; chan < LPASS_MAX_VA_CDC_DMA_CHANNELS; chan++) {
  1001. if (irqs & LPAIF_IRQ_ALL(chan) && drvdata->va_substream[chan]) {
  1002. rv = lpass_dma_interrupt_handler(
  1003. drvdata->va_substream[chan],
  1004. drvdata, chan, irqs);
  1005. if (rv != IRQ_HANDLED)
  1006. return rv;
  1007. }
  1008. }
  1009. return IRQ_HANDLED;
  1010. }
  1011. static int lpass_platform_prealloc_cdc_dma_buffer(struct snd_soc_component *component,
  1012. struct snd_pcm *pcm, int dai_id)
  1013. {
  1014. struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
  1015. struct snd_pcm_substream *substream;
  1016. struct snd_dma_buffer *buf;
  1017. if (pcm->streams[SNDRV_PCM_STREAM_PLAYBACK].substream)
  1018. substream = pcm->streams[SNDRV_PCM_STREAM_PLAYBACK].substream;
  1019. else
  1020. substream = pcm->streams[SNDRV_PCM_STREAM_CAPTURE].substream;
  1021. buf = &substream->dma_buffer;
  1022. buf->dev.dev = pcm->card->dev;
  1023. buf->private_data = NULL;
  1024. /* Assign Codec DMA buffer pointers */
  1025. buf->dev.type = SNDRV_DMA_TYPE_CONTINUOUS;
  1026. switch (dai_id) {
  1027. case LPASS_CDC_DMA_RX0 ... LPASS_CDC_DMA_RX9:
  1028. buf->bytes = lpass_platform_rxtx_hardware.buffer_bytes_max;
  1029. buf->addr = drvdata->rxtx_cdc_dma_lpm_buf;
  1030. break;
  1031. case LPASS_CDC_DMA_TX0 ... LPASS_CDC_DMA_TX8:
  1032. buf->bytes = lpass_platform_rxtx_hardware.buffer_bytes_max;
  1033. buf->addr = drvdata->rxtx_cdc_dma_lpm_buf + LPASS_RXTX_CDC_DMA_LPM_BUFF_SIZE;
  1034. break;
  1035. case LPASS_CDC_DMA_VA_TX0 ... LPASS_CDC_DMA_VA_TX8:
  1036. buf->bytes = lpass_platform_va_hardware.buffer_bytes_max;
  1037. buf->addr = drvdata->va_cdc_dma_lpm_buf;
  1038. break;
  1039. default:
  1040. break;
  1041. }
  1042. buf->area = (unsigned char * __force)memremap(buf->addr, buf->bytes, MEMREMAP_WC);
  1043. return 0;
  1044. }
  1045. static int lpass_platform_pcm_new(struct snd_soc_component *component,
  1046. struct snd_soc_pcm_runtime *soc_runtime)
  1047. {
  1048. struct snd_pcm *pcm = soc_runtime->pcm;
  1049. struct snd_soc_dai *cpu_dai = snd_soc_rtd_to_cpu(soc_runtime, 0);
  1050. unsigned int dai_id = cpu_dai->driver->id;
  1051. size_t size = lpass_platform_pcm_hardware.buffer_bytes_max;
  1052. /*
  1053. * Lpass codec dma can access only lpass lpm hardware memory.
  1054. * ioremap is for HLOS to access hardware memory.
  1055. */
  1056. if (is_cdc_dma_port(dai_id))
  1057. return lpass_platform_prealloc_cdc_dma_buffer(component, pcm, dai_id);
  1058. return snd_pcm_set_fixed_buffer_all(pcm, SNDRV_DMA_TYPE_NONCOHERENT,
  1059. component->dev, size);
  1060. }
  1061. static int lpass_platform_pcmops_suspend(struct snd_soc_component *component)
  1062. {
  1063. struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
  1064. struct regmap *map;
  1065. unsigned int dai_id = component->id;
  1066. if (dai_id == LPASS_DP_RX)
  1067. map = drvdata->hdmiif_map;
  1068. else
  1069. map = drvdata->lpaif_map;
  1070. regcache_cache_only(map, true);
  1071. regcache_mark_dirty(map);
  1072. return 0;
  1073. }
  1074. static int lpass_platform_pcmops_resume(struct snd_soc_component *component)
  1075. {
  1076. struct lpass_data *drvdata = snd_soc_component_get_drvdata(component);
  1077. struct regmap *map;
  1078. unsigned int dai_id = component->id;
  1079. if (dai_id == LPASS_DP_RX)
  1080. map = drvdata->hdmiif_map;
  1081. else
  1082. map = drvdata->lpaif_map;
  1083. regcache_cache_only(map, false);
  1084. return regcache_sync(map);
  1085. }
  1086. static int lpass_platform_copy(struct snd_soc_component *component,
  1087. struct snd_pcm_substream *substream, int channel,
  1088. unsigned long pos, struct iov_iter *buf,
  1089. unsigned long bytes)
  1090. {
  1091. struct snd_pcm_runtime *rt = substream->runtime;
  1092. unsigned int dai_id = component->id;
  1093. int ret = 0;
  1094. void __iomem *dma_buf = (void __iomem *) (rt->dma_area + pos +
  1095. channel * (rt->dma_bytes / rt->channels));
  1096. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  1097. if (is_cdc_dma_port(dai_id)) {
  1098. ret = copy_from_iter_toio(dma_buf, buf, bytes);
  1099. } else {
  1100. if (copy_from_iter((void __force *)dma_buf, bytes, buf) != bytes)
  1101. ret = -EFAULT;
  1102. }
  1103. } else if (substream->stream == SNDRV_PCM_STREAM_CAPTURE) {
  1104. if (is_cdc_dma_port(dai_id)) {
  1105. ret = copy_to_iter_fromio(buf, dma_buf, bytes);
  1106. } else {
  1107. if (copy_to_iter((void __force *)dma_buf, bytes, buf) != bytes)
  1108. ret = -EFAULT;
  1109. }
  1110. }
  1111. return ret;
  1112. }
  1113. static const struct snd_soc_component_driver lpass_component_driver = {
  1114. .name = DRV_NAME,
  1115. .open = lpass_platform_pcmops_open,
  1116. .close = lpass_platform_pcmops_close,
  1117. .hw_params = lpass_platform_pcmops_hw_params,
  1118. .hw_free = lpass_platform_pcmops_hw_free,
  1119. .prepare = lpass_platform_pcmops_prepare,
  1120. .trigger = lpass_platform_pcmops_trigger,
  1121. .pointer = lpass_platform_pcmops_pointer,
  1122. .mmap = lpass_platform_pcmops_mmap,
  1123. .pcm_construct = lpass_platform_pcm_new,
  1124. .suspend = lpass_platform_pcmops_suspend,
  1125. .resume = lpass_platform_pcmops_resume,
  1126. .copy = lpass_platform_copy,
  1127. };
  1128. int asoc_qcom_lpass_platform_register(struct platform_device *pdev)
  1129. {
  1130. struct lpass_data *drvdata = platform_get_drvdata(pdev);
  1131. const struct lpass_variant *v = drvdata->variant;
  1132. int ret;
  1133. drvdata->lpaif_irq = platform_get_irq_byname(pdev, "lpass-irq-lpaif");
  1134. if (drvdata->lpaif_irq < 0)
  1135. return -ENODEV;
  1136. /* ensure audio hardware is disabled */
  1137. ret = regmap_write(drvdata->lpaif_map,
  1138. LPAIF_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST), 0);
  1139. if (ret) {
  1140. dev_err(&pdev->dev, "error writing to irqen reg: %d\n", ret);
  1141. return ret;
  1142. }
  1143. ret = devm_request_irq(&pdev->dev, drvdata->lpaif_irq,
  1144. lpass_platform_lpaif_irq, IRQF_TRIGGER_RISING,
  1145. "lpass-irq-lpaif", drvdata);
  1146. if (ret) {
  1147. dev_err(&pdev->dev, "irq request failed: %d\n", ret);
  1148. return ret;
  1149. }
  1150. ret = lpass_platform_alloc_dmactl_fields(&pdev->dev,
  1151. drvdata->lpaif_map);
  1152. if (ret) {
  1153. dev_err(&pdev->dev,
  1154. "error initializing dmactl fields: %d\n", ret);
  1155. return ret;
  1156. }
  1157. if (drvdata->codec_dma_enable) {
  1158. ret = regmap_write(drvdata->rxtx_lpaif_map,
  1159. LPAIF_RXTX_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST), 0x0);
  1160. if (ret) {
  1161. dev_err(&pdev->dev, "error writing to rxtx irqen reg: %d\n", ret);
  1162. return ret;
  1163. }
  1164. ret = regmap_write(drvdata->va_lpaif_map,
  1165. LPAIF_VA_IRQEN_REG(v, LPAIF_IRQ_PORT_HOST), 0x0);
  1166. if (ret) {
  1167. dev_err(&pdev->dev, "error writing to rxtx irqen reg: %d\n", ret);
  1168. return ret;
  1169. }
  1170. drvdata->rxtxif_irq = platform_get_irq_byname(pdev, "lpass-irq-rxtxif");
  1171. if (drvdata->rxtxif_irq < 0)
  1172. return -ENODEV;
  1173. ret = devm_request_irq(&pdev->dev, drvdata->rxtxif_irq,
  1174. lpass_platform_rxtxif_irq, 0, "lpass-irq-rxtxif", drvdata);
  1175. if (ret) {
  1176. dev_err(&pdev->dev, "rxtx irq request failed: %d\n", ret);
  1177. return ret;
  1178. }
  1179. ret = lpass_platform_alloc_rxtx_dmactl_fields(&pdev->dev,
  1180. drvdata->rxtx_lpaif_map);
  1181. if (ret) {
  1182. dev_err(&pdev->dev,
  1183. "error initializing rxtx dmactl fields: %d\n", ret);
  1184. return ret;
  1185. }
  1186. drvdata->vaif_irq = platform_get_irq_byname(pdev, "lpass-irq-vaif");
  1187. if (drvdata->vaif_irq < 0)
  1188. return -ENODEV;
  1189. ret = devm_request_irq(&pdev->dev, drvdata->vaif_irq,
  1190. lpass_platform_vaif_irq, 0, "lpass-irq-vaif", drvdata);
  1191. if (ret) {
  1192. dev_err(&pdev->dev, "va irq request failed: %d\n", ret);
  1193. return ret;
  1194. }
  1195. ret = lpass_platform_alloc_va_dmactl_fields(&pdev->dev,
  1196. drvdata->va_lpaif_map);
  1197. if (ret) {
  1198. dev_err(&pdev->dev,
  1199. "error initializing va dmactl fields: %d\n", ret);
  1200. return ret;
  1201. }
  1202. }
  1203. if (drvdata->hdmi_port_enable) {
  1204. drvdata->hdmiif_irq = platform_get_irq_byname(pdev, "lpass-irq-hdmi");
  1205. if (drvdata->hdmiif_irq < 0)
  1206. return -ENODEV;
  1207. ret = devm_request_irq(&pdev->dev, drvdata->hdmiif_irq,
  1208. lpass_platform_hdmiif_irq, 0, "lpass-irq-hdmi", drvdata);
  1209. if (ret) {
  1210. dev_err(&pdev->dev, "irq hdmi request failed: %d\n", ret);
  1211. return ret;
  1212. }
  1213. ret = regmap_write(drvdata->hdmiif_map,
  1214. LPASS_HDMITX_APP_IRQEN_REG(v), 0);
  1215. if (ret) {
  1216. dev_err(&pdev->dev, "error writing to hdmi irqen reg: %d\n", ret);
  1217. return ret;
  1218. }
  1219. ret = lpass_platform_alloc_hdmidmactl_fields(&pdev->dev,
  1220. drvdata->hdmiif_map);
  1221. if (ret) {
  1222. dev_err(&pdev->dev,
  1223. "error initializing hdmidmactl fields: %d\n", ret);
  1224. return ret;
  1225. }
  1226. }
  1227. return devm_snd_soc_register_component(&pdev->dev,
  1228. &lpass_component_driver, NULL, 0);
  1229. }
  1230. EXPORT_SYMBOL_GPL(asoc_qcom_lpass_platform_register);
  1231. MODULE_DESCRIPTION("QTi LPASS Platform Driver");
  1232. MODULE_LICENSE("GPL");