jh7110_pwmdac.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * jh7110_pwmdac.c -- StarFive JH7110 PWM-DAC driver
  4. *
  5. * Copyright (C) 2021-2023 StarFive Technology Co., Ltd.
  6. *
  7. * Authors: Jenny Zhang
  8. * Curry Zhang
  9. * Xingyu Wu <xingyu.wu@starfivetech.com>
  10. * Hal Feng <hal.feng@starfivetech.com>
  11. */
  12. #include <linux/clk.h>
  13. #include <linux/device.h>
  14. #include <linux/init.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/io.h>
  17. #include <linux/module.h>
  18. #include <linux/pm_runtime.h>
  19. #include <linux/reset.h>
  20. #include <linux/slab.h>
  21. #include <linux/types.h>
  22. #include <sound/dmaengine_pcm.h>
  23. #include <sound/pcm.h>
  24. #include <sound/pcm_params.h>
  25. #include <sound/soc.h>
  26. #define JH7110_PWMDAC_WDATA 0x00
  27. #define JH7110_PWMDAC_CTRL 0x04
  28. #define JH7110_PWMDAC_ENABLE BIT(0)
  29. #define JH7110_PWMDAC_SHIFT BIT(1)
  30. #define JH7110_PWMDAC_DUTY_CYCLE_SHIFT 2
  31. #define JH7110_PWMDAC_DUTY_CYCLE_MASK GENMASK(3, 2)
  32. #define JH7110_PWMDAC_CNT_N_SHIFT 4
  33. #define JH7110_PWMDAC_CNT_N_MASK GENMASK(12, 4)
  34. #define JH7110_PWMDAC_DATA_CHANGE BIT(13)
  35. #define JH7110_PWMDAC_DATA_MODE BIT(14)
  36. #define JH7110_PWMDAC_DATA_SHIFT_SHIFT 15
  37. #define JH7110_PWMDAC_DATA_SHIFT_MASK GENMASK(17, 15)
  38. enum JH7110_PWMDAC_SHIFT_VAL {
  39. PWMDAC_SHIFT_8 = 0,
  40. PWMDAC_SHIFT_10,
  41. };
  42. enum JH7110_PWMDAC_DUTY_CYCLE_VAL {
  43. PWMDAC_CYCLE_LEFT = 0,
  44. PWMDAC_CYCLE_RIGHT,
  45. PWMDAC_CYCLE_CENTER,
  46. };
  47. enum JH7110_PWMDAC_CNT_N_VAL {
  48. PWMDAC_SAMPLE_CNT_1 = 1,
  49. PWMDAC_SAMPLE_CNT_2,
  50. PWMDAC_SAMPLE_CNT_3,
  51. PWMDAC_SAMPLE_CNT_512 = 512, /* max */
  52. };
  53. enum JH7110_PWMDAC_DATA_CHANGE_VAL {
  54. NO_CHANGE = 0,
  55. CHANGE,
  56. };
  57. enum JH7110_PWMDAC_DATA_MODE_VAL {
  58. UNSIGNED_DATA = 0,
  59. INVERTER_DATA_MSB,
  60. };
  61. enum JH7110_PWMDAC_DATA_SHIFT_VAL {
  62. PWMDAC_DATA_LEFT_SHIFT_BIT_0 = 0,
  63. PWMDAC_DATA_LEFT_SHIFT_BIT_1,
  64. PWMDAC_DATA_LEFT_SHIFT_BIT_2,
  65. PWMDAC_DATA_LEFT_SHIFT_BIT_3,
  66. PWMDAC_DATA_LEFT_SHIFT_BIT_4,
  67. PWMDAC_DATA_LEFT_SHIFT_BIT_5,
  68. PWMDAC_DATA_LEFT_SHIFT_BIT_6,
  69. PWMDAC_DATA_LEFT_SHIFT_BIT_7,
  70. };
  71. struct jh7110_pwmdac_cfg {
  72. enum JH7110_PWMDAC_SHIFT_VAL shift;
  73. enum JH7110_PWMDAC_DUTY_CYCLE_VAL duty_cycle;
  74. u16 cnt_n;
  75. enum JH7110_PWMDAC_DATA_CHANGE_VAL data_change;
  76. enum JH7110_PWMDAC_DATA_MODE_VAL data_mode;
  77. enum JH7110_PWMDAC_DATA_SHIFT_VAL data_shift;
  78. };
  79. struct jh7110_pwmdac_dev {
  80. void __iomem *base;
  81. resource_size_t mapbase;
  82. struct jh7110_pwmdac_cfg cfg;
  83. struct clk_bulk_data clks[2];
  84. struct reset_control *rst_apb;
  85. struct device *dev;
  86. struct snd_dmaengine_dai_dma_data play_dma_data;
  87. u32 saved_ctrl;
  88. };
  89. static inline void jh7110_pwmdac_write_reg(void __iomem *io_base, int reg, u32 val)
  90. {
  91. writel(val, io_base + reg);
  92. }
  93. static inline u32 jh7110_pwmdac_read_reg(void __iomem *io_base, int reg)
  94. {
  95. return readl(io_base + reg);
  96. }
  97. static void jh7110_pwmdac_set_enable(struct jh7110_pwmdac_dev *dev, bool enable)
  98. {
  99. u32 value;
  100. value = jh7110_pwmdac_read_reg(dev->base, JH7110_PWMDAC_CTRL);
  101. if (enable)
  102. value |= JH7110_PWMDAC_ENABLE;
  103. else
  104. value &= ~JH7110_PWMDAC_ENABLE;
  105. jh7110_pwmdac_write_reg(dev->base, JH7110_PWMDAC_CTRL, value);
  106. }
  107. static void jh7110_pwmdac_set_shift(struct jh7110_pwmdac_dev *dev)
  108. {
  109. u32 value;
  110. value = jh7110_pwmdac_read_reg(dev->base, JH7110_PWMDAC_CTRL);
  111. if (dev->cfg.shift == PWMDAC_SHIFT_8)
  112. value &= ~JH7110_PWMDAC_SHIFT;
  113. else if (dev->cfg.shift == PWMDAC_SHIFT_10)
  114. value |= JH7110_PWMDAC_SHIFT;
  115. jh7110_pwmdac_write_reg(dev->base, JH7110_PWMDAC_CTRL, value);
  116. }
  117. static void jh7110_pwmdac_set_duty_cycle(struct jh7110_pwmdac_dev *dev)
  118. {
  119. u32 value;
  120. value = jh7110_pwmdac_read_reg(dev->base, JH7110_PWMDAC_CTRL);
  121. value &= ~JH7110_PWMDAC_DUTY_CYCLE_MASK;
  122. value |= (dev->cfg.duty_cycle & 0x3) << JH7110_PWMDAC_DUTY_CYCLE_SHIFT;
  123. jh7110_pwmdac_write_reg(dev->base, JH7110_PWMDAC_CTRL, value);
  124. }
  125. static void jh7110_pwmdac_set_cnt_n(struct jh7110_pwmdac_dev *dev)
  126. {
  127. u32 value;
  128. value = jh7110_pwmdac_read_reg(dev->base, JH7110_PWMDAC_CTRL);
  129. value &= ~JH7110_PWMDAC_CNT_N_MASK;
  130. value |= ((dev->cfg.cnt_n - 1) & 0x1ff) << JH7110_PWMDAC_CNT_N_SHIFT;
  131. jh7110_pwmdac_write_reg(dev->base, JH7110_PWMDAC_CTRL, value);
  132. }
  133. static void jh7110_pwmdac_set_data_change(struct jh7110_pwmdac_dev *dev)
  134. {
  135. u32 value;
  136. value = jh7110_pwmdac_read_reg(dev->base, JH7110_PWMDAC_CTRL);
  137. if (dev->cfg.data_change == NO_CHANGE)
  138. value &= ~JH7110_PWMDAC_DATA_CHANGE;
  139. else if (dev->cfg.data_change == CHANGE)
  140. value |= JH7110_PWMDAC_DATA_CHANGE;
  141. jh7110_pwmdac_write_reg(dev->base, JH7110_PWMDAC_CTRL, value);
  142. }
  143. static void jh7110_pwmdac_set_data_mode(struct jh7110_pwmdac_dev *dev)
  144. {
  145. u32 value;
  146. value = jh7110_pwmdac_read_reg(dev->base, JH7110_PWMDAC_CTRL);
  147. if (dev->cfg.data_mode == UNSIGNED_DATA)
  148. value &= ~JH7110_PWMDAC_DATA_MODE;
  149. else if (dev->cfg.data_mode == INVERTER_DATA_MSB)
  150. value |= JH7110_PWMDAC_DATA_MODE;
  151. jh7110_pwmdac_write_reg(dev->base, JH7110_PWMDAC_CTRL, value);
  152. }
  153. static void jh7110_pwmdac_set_data_shift(struct jh7110_pwmdac_dev *dev)
  154. {
  155. u32 value;
  156. value = jh7110_pwmdac_read_reg(dev->base, JH7110_PWMDAC_CTRL);
  157. value &= ~JH7110_PWMDAC_DATA_SHIFT_MASK;
  158. value |= (dev->cfg.data_shift & 0x7) << JH7110_PWMDAC_DATA_SHIFT_SHIFT;
  159. jh7110_pwmdac_write_reg(dev->base, JH7110_PWMDAC_CTRL, value);
  160. }
  161. static void jh7110_pwmdac_set(struct jh7110_pwmdac_dev *dev)
  162. {
  163. jh7110_pwmdac_set_shift(dev);
  164. jh7110_pwmdac_set_duty_cycle(dev);
  165. jh7110_pwmdac_set_cnt_n(dev);
  166. jh7110_pwmdac_set_enable(dev, true);
  167. jh7110_pwmdac_set_data_change(dev);
  168. jh7110_pwmdac_set_data_mode(dev);
  169. jh7110_pwmdac_set_data_shift(dev);
  170. }
  171. static void jh7110_pwmdac_stop(struct jh7110_pwmdac_dev *dev)
  172. {
  173. jh7110_pwmdac_set_enable(dev, false);
  174. }
  175. static int jh7110_pwmdac_startup(struct snd_pcm_substream *substream,
  176. struct snd_soc_dai *dai)
  177. {
  178. struct snd_soc_pcm_runtime *rtd = snd_soc_substream_to_rtd(substream);
  179. struct snd_soc_dai_link *dai_link = rtd->dai_link;
  180. dai_link->trigger_stop = SND_SOC_TRIGGER_ORDER_LDC;
  181. return 0;
  182. }
  183. static int jh7110_pwmdac_hw_params(struct snd_pcm_substream *substream,
  184. struct snd_pcm_hw_params *params,
  185. struct snd_soc_dai *dai)
  186. {
  187. struct jh7110_pwmdac_dev *dev = dev_get_drvdata(dai->dev);
  188. unsigned long core_clk_rate;
  189. int ret;
  190. switch (params_rate(params)) {
  191. case 8000:
  192. dev->cfg.cnt_n = PWMDAC_SAMPLE_CNT_3;
  193. core_clk_rate = 6144000;
  194. break;
  195. case 11025:
  196. dev->cfg.cnt_n = PWMDAC_SAMPLE_CNT_2;
  197. core_clk_rate = 5644800;
  198. break;
  199. case 16000:
  200. dev->cfg.cnt_n = PWMDAC_SAMPLE_CNT_3;
  201. core_clk_rate = 12288000;
  202. break;
  203. case 22050:
  204. dev->cfg.cnt_n = PWMDAC_SAMPLE_CNT_1;
  205. core_clk_rate = 5644800;
  206. break;
  207. case 32000:
  208. dev->cfg.cnt_n = PWMDAC_SAMPLE_CNT_1;
  209. core_clk_rate = 8192000;
  210. break;
  211. case 44100:
  212. dev->cfg.cnt_n = PWMDAC_SAMPLE_CNT_1;
  213. core_clk_rate = 11289600;
  214. break;
  215. case 48000:
  216. dev->cfg.cnt_n = PWMDAC_SAMPLE_CNT_1;
  217. core_clk_rate = 12288000;
  218. break;
  219. default:
  220. dev_err(dai->dev, "%d rate not supported\n",
  221. params_rate(params));
  222. return -EINVAL;
  223. }
  224. switch (params_channels(params)) {
  225. case 1:
  226. dev->play_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  227. break;
  228. case 2:
  229. dev->play_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  230. break;
  231. default:
  232. dev_err(dai->dev, "%d channels not supported\n",
  233. params_channels(params));
  234. return -EINVAL;
  235. }
  236. /*
  237. * The clock rate always rounds down when using clk_set_rate()
  238. * so increase the rate a bit
  239. */
  240. core_clk_rate += 64;
  241. jh7110_pwmdac_set(dev);
  242. ret = clk_set_rate(dev->clks[1].clk, core_clk_rate);
  243. if (ret)
  244. return dev_err_probe(dai->dev, ret,
  245. "failed to set rate %lu for core clock\n",
  246. core_clk_rate);
  247. return 0;
  248. }
  249. static int jh7110_pwmdac_trigger(struct snd_pcm_substream *substream, int cmd,
  250. struct snd_soc_dai *dai)
  251. {
  252. struct jh7110_pwmdac_dev *dev = snd_soc_dai_get_drvdata(dai);
  253. int ret = 0;
  254. switch (cmd) {
  255. case SNDRV_PCM_TRIGGER_START:
  256. case SNDRV_PCM_TRIGGER_RESUME:
  257. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  258. jh7110_pwmdac_set(dev);
  259. break;
  260. case SNDRV_PCM_TRIGGER_STOP:
  261. case SNDRV_PCM_TRIGGER_SUSPEND:
  262. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  263. jh7110_pwmdac_stop(dev);
  264. break;
  265. default:
  266. ret = -EINVAL;
  267. break;
  268. }
  269. return ret;
  270. }
  271. static int jh7110_pwmdac_crg_enable(struct jh7110_pwmdac_dev *dev, bool enable)
  272. {
  273. int ret;
  274. if (enable) {
  275. ret = clk_bulk_prepare_enable(ARRAY_SIZE(dev->clks), dev->clks);
  276. if (ret)
  277. return dev_err_probe(dev->dev, ret,
  278. "failed to enable pwmdac clocks\n");
  279. ret = reset_control_deassert(dev->rst_apb);
  280. if (ret) {
  281. dev_err(dev->dev, "failed to deassert pwmdac apb reset\n");
  282. goto err_rst_apb;
  283. }
  284. } else {
  285. clk_bulk_disable_unprepare(ARRAY_SIZE(dev->clks), dev->clks);
  286. }
  287. return 0;
  288. err_rst_apb:
  289. clk_bulk_disable_unprepare(ARRAY_SIZE(dev->clks), dev->clks);
  290. return ret;
  291. }
  292. static int jh7110_pwmdac_dai_probe(struct snd_soc_dai *dai)
  293. {
  294. struct jh7110_pwmdac_dev *dev = dev_get_drvdata(dai->dev);
  295. snd_soc_dai_init_dma_data(dai, &dev->play_dma_data, NULL);
  296. snd_soc_dai_set_drvdata(dai, dev);
  297. return 0;
  298. }
  299. static const struct snd_soc_dai_ops jh7110_pwmdac_dai_ops = {
  300. .probe = jh7110_pwmdac_dai_probe,
  301. .startup = jh7110_pwmdac_startup,
  302. .hw_params = jh7110_pwmdac_hw_params,
  303. .trigger = jh7110_pwmdac_trigger,
  304. };
  305. static const struct snd_soc_component_driver jh7110_pwmdac_component = {
  306. .name = "jh7110-pwmdac",
  307. };
  308. static struct snd_soc_dai_driver jh7110_pwmdac_dai = {
  309. .name = "jh7110-pwmdac",
  310. .id = 0,
  311. .playback = {
  312. .channels_min = 1,
  313. .channels_max = 2,
  314. .rates = SNDRV_PCM_RATE_8000_48000,
  315. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  316. },
  317. .ops = &jh7110_pwmdac_dai_ops,
  318. };
  319. static int jh7110_pwmdac_runtime_suspend(struct device *dev)
  320. {
  321. struct jh7110_pwmdac_dev *pwmdac = dev_get_drvdata(dev);
  322. return jh7110_pwmdac_crg_enable(pwmdac, false);
  323. }
  324. static int jh7110_pwmdac_runtime_resume(struct device *dev)
  325. {
  326. struct jh7110_pwmdac_dev *pwmdac = dev_get_drvdata(dev);
  327. return jh7110_pwmdac_crg_enable(pwmdac, true);
  328. }
  329. static int jh7110_pwmdac_system_suspend(struct device *dev)
  330. {
  331. struct jh7110_pwmdac_dev *pwmdac = dev_get_drvdata(dev);
  332. /* save the CTRL register value */
  333. pwmdac->saved_ctrl = jh7110_pwmdac_read_reg(pwmdac->base,
  334. JH7110_PWMDAC_CTRL);
  335. return pm_runtime_force_suspend(dev);
  336. }
  337. static int jh7110_pwmdac_system_resume(struct device *dev)
  338. {
  339. struct jh7110_pwmdac_dev *pwmdac = dev_get_drvdata(dev);
  340. int ret;
  341. ret = pm_runtime_force_resume(dev);
  342. if (ret)
  343. return ret;
  344. /* restore the CTRL register value */
  345. jh7110_pwmdac_write_reg(pwmdac->base, JH7110_PWMDAC_CTRL,
  346. pwmdac->saved_ctrl);
  347. return 0;
  348. }
  349. static const struct dev_pm_ops jh7110_pwmdac_pm_ops = {
  350. RUNTIME_PM_OPS(jh7110_pwmdac_runtime_suspend,
  351. jh7110_pwmdac_runtime_resume, NULL)
  352. SYSTEM_SLEEP_PM_OPS(jh7110_pwmdac_system_suspend,
  353. jh7110_pwmdac_system_resume)
  354. };
  355. static void jh7110_pwmdac_init_params(struct jh7110_pwmdac_dev *dev)
  356. {
  357. dev->cfg.shift = PWMDAC_SHIFT_8;
  358. dev->cfg.duty_cycle = PWMDAC_CYCLE_CENTER;
  359. dev->cfg.cnt_n = PWMDAC_SAMPLE_CNT_1;
  360. dev->cfg.data_change = NO_CHANGE;
  361. dev->cfg.data_mode = INVERTER_DATA_MSB;
  362. dev->cfg.data_shift = PWMDAC_DATA_LEFT_SHIFT_BIT_0;
  363. dev->play_dma_data.addr = dev->mapbase + JH7110_PWMDAC_WDATA;
  364. dev->play_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  365. dev->play_dma_data.fifo_size = 1;
  366. dev->play_dma_data.maxburst = 16;
  367. }
  368. static int jh7110_pwmdac_probe(struct platform_device *pdev)
  369. {
  370. struct jh7110_pwmdac_dev *dev;
  371. struct resource *res;
  372. int ret;
  373. dev = devm_kzalloc(&pdev->dev, sizeof(*dev), GFP_KERNEL);
  374. if (!dev)
  375. return -ENOMEM;
  376. dev->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
  377. if (IS_ERR(dev->base))
  378. return PTR_ERR(dev->base);
  379. dev->mapbase = res->start;
  380. dev->clks[0].id = "apb";
  381. dev->clks[1].id = "core";
  382. ret = devm_clk_bulk_get(&pdev->dev, ARRAY_SIZE(dev->clks), dev->clks);
  383. if (ret)
  384. return dev_err_probe(&pdev->dev, ret,
  385. "failed to get pwmdac clocks\n");
  386. dev->rst_apb = devm_reset_control_get_exclusive(&pdev->dev, NULL);
  387. if (IS_ERR(dev->rst_apb))
  388. return dev_err_probe(&pdev->dev, PTR_ERR(dev->rst_apb),
  389. "failed to get pwmdac apb reset\n");
  390. jh7110_pwmdac_init_params(dev);
  391. dev->dev = &pdev->dev;
  392. dev_set_drvdata(&pdev->dev, dev);
  393. ret = devm_snd_soc_register_component(&pdev->dev,
  394. &jh7110_pwmdac_component,
  395. &jh7110_pwmdac_dai, 1);
  396. if (ret)
  397. return dev_err_probe(&pdev->dev, ret, "failed to register dai\n");
  398. ret = devm_snd_dmaengine_pcm_register(&pdev->dev, NULL, 0);
  399. if (ret)
  400. return dev_err_probe(&pdev->dev, ret, "failed to register pcm\n");
  401. pm_runtime_enable(dev->dev);
  402. if (!pm_runtime_enabled(&pdev->dev)) {
  403. ret = jh7110_pwmdac_runtime_resume(&pdev->dev);
  404. if (ret)
  405. goto err_pm_disable;
  406. }
  407. return 0;
  408. err_pm_disable:
  409. pm_runtime_disable(&pdev->dev);
  410. return ret;
  411. }
  412. static void jh7110_pwmdac_remove(struct platform_device *pdev)
  413. {
  414. pm_runtime_disable(&pdev->dev);
  415. }
  416. static const struct of_device_id jh7110_pwmdac_of_match[] = {
  417. { .compatible = "starfive,jh7110-pwmdac" },
  418. { /* sentinel */ }
  419. };
  420. MODULE_DEVICE_TABLE(of, jh7110_pwmdac_of_match);
  421. static struct platform_driver jh7110_pwmdac_driver = {
  422. .driver = {
  423. .name = "jh7110-pwmdac",
  424. .of_match_table = jh7110_pwmdac_of_match,
  425. .pm = pm_ptr(&jh7110_pwmdac_pm_ops),
  426. },
  427. .probe = jh7110_pwmdac_probe,
  428. .remove = jh7110_pwmdac_remove,
  429. };
  430. module_platform_driver(jh7110_pwmdac_driver);
  431. MODULE_AUTHOR("Jenny Zhang");
  432. MODULE_AUTHOR("Curry Zhang");
  433. MODULE_AUTHOR("Xingyu Wu <xingyu.wu@starfivetech.com>");
  434. MODULE_AUTHOR("Hal Feng <hal.feng@starfivetech.com>");
  435. MODULE_DESCRIPTION("StarFive JH7110 PWM-DAC driver");
  436. MODULE_LICENSE("GPL");