tegra20_spdif.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * tegra20_spdif.c - Tegra20 SPDIF driver
  4. *
  5. * Author: Stephen Warren <swarren@nvidia.com>
  6. * Copyright (C) 2011-2012 - NVIDIA, Inc.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/device.h>
  11. #include <linux/io.h>
  12. #include <linux/mod_devicetable.h>
  13. #include <linux/module.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/pm_runtime.h>
  16. #include <linux/regmap.h>
  17. #include <linux/reset.h>
  18. #include <linux/slab.h>
  19. #include <sound/core.h>
  20. #include <sound/pcm.h>
  21. #include <sound/pcm_params.h>
  22. #include <sound/soc.h>
  23. #include <sound/dmaengine_pcm.h>
  24. #include "tegra20_spdif.h"
  25. static __maybe_unused int tegra20_spdif_runtime_suspend(struct device *dev)
  26. {
  27. struct tegra20_spdif *spdif = dev_get_drvdata(dev);
  28. regcache_cache_only(spdif->regmap, true);
  29. clk_disable_unprepare(spdif->clk_spdif_out);
  30. return 0;
  31. }
  32. static __maybe_unused int tegra20_spdif_runtime_resume(struct device *dev)
  33. {
  34. struct tegra20_spdif *spdif = dev_get_drvdata(dev);
  35. int ret;
  36. ret = reset_control_assert(spdif->reset);
  37. if (ret)
  38. return ret;
  39. ret = clk_prepare_enable(spdif->clk_spdif_out);
  40. if (ret) {
  41. dev_err(dev, "clk_enable failed: %d\n", ret);
  42. return ret;
  43. }
  44. usleep_range(10, 100);
  45. ret = reset_control_deassert(spdif->reset);
  46. if (ret)
  47. goto disable_clocks;
  48. regcache_cache_only(spdif->regmap, false);
  49. regcache_mark_dirty(spdif->regmap);
  50. ret = regcache_sync(spdif->regmap);
  51. if (ret)
  52. goto disable_clocks;
  53. return 0;
  54. disable_clocks:
  55. clk_disable_unprepare(spdif->clk_spdif_out);
  56. return ret;
  57. }
  58. static int tegra20_spdif_hw_params(struct snd_pcm_substream *substream,
  59. struct snd_pcm_hw_params *params,
  60. struct snd_soc_dai *dai)
  61. {
  62. struct tegra20_spdif *spdif = dev_get_drvdata(dai->dev);
  63. unsigned int mask = 0, val = 0;
  64. int ret, spdifclock;
  65. long rate;
  66. mask |= TEGRA20_SPDIF_CTRL_PACK |
  67. TEGRA20_SPDIF_CTRL_BIT_MODE_MASK;
  68. switch (params_format(params)) {
  69. case SNDRV_PCM_FORMAT_S16_LE:
  70. val |= TEGRA20_SPDIF_CTRL_PACK |
  71. TEGRA20_SPDIF_CTRL_BIT_MODE_16BIT;
  72. break;
  73. default:
  74. return -EINVAL;
  75. }
  76. regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL, mask, val);
  77. /*
  78. * FIFO trigger level must be bigger than DMA burst or equal to it,
  79. * otherwise data is discarded on overflow.
  80. */
  81. regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_DATA_FIFO_CSR,
  82. TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_MASK,
  83. TEGRA20_SPDIF_DATA_FIFO_CSR_TX_ATN_LVL_TU4_WORD_FULL);
  84. switch (params_rate(params)) {
  85. case 32000:
  86. spdifclock = 4096000;
  87. break;
  88. case 44100:
  89. spdifclock = 5644800;
  90. break;
  91. case 48000:
  92. spdifclock = 6144000;
  93. break;
  94. case 88200:
  95. spdifclock = 11289600;
  96. break;
  97. case 96000:
  98. spdifclock = 12288000;
  99. break;
  100. case 176400:
  101. spdifclock = 22579200;
  102. break;
  103. case 192000:
  104. spdifclock = 24576000;
  105. break;
  106. default:
  107. return -EINVAL;
  108. }
  109. ret = clk_set_rate(spdif->clk_spdif_out, spdifclock);
  110. if (ret) {
  111. dev_err(dai->dev, "Can't set SPDIF clock rate: %d\n", ret);
  112. return ret;
  113. }
  114. rate = clk_get_rate(spdif->clk_spdif_out);
  115. if (rate != spdifclock)
  116. dev_warn_once(dai->dev,
  117. "SPDIF clock rate %d doesn't match requested rate %lu\n",
  118. spdifclock, rate);
  119. return 0;
  120. }
  121. static void tegra20_spdif_start_playback(struct tegra20_spdif *spdif)
  122. {
  123. regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL,
  124. TEGRA20_SPDIF_CTRL_TX_EN,
  125. TEGRA20_SPDIF_CTRL_TX_EN);
  126. }
  127. static void tegra20_spdif_stop_playback(struct tegra20_spdif *spdif)
  128. {
  129. regmap_update_bits(spdif->regmap, TEGRA20_SPDIF_CTRL,
  130. TEGRA20_SPDIF_CTRL_TX_EN, 0);
  131. }
  132. static int tegra20_spdif_trigger(struct snd_pcm_substream *substream, int cmd,
  133. struct snd_soc_dai *dai)
  134. {
  135. struct tegra20_spdif *spdif = dev_get_drvdata(dai->dev);
  136. switch (cmd) {
  137. case SNDRV_PCM_TRIGGER_START:
  138. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  139. case SNDRV_PCM_TRIGGER_RESUME:
  140. tegra20_spdif_start_playback(spdif);
  141. break;
  142. case SNDRV_PCM_TRIGGER_STOP:
  143. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  144. case SNDRV_PCM_TRIGGER_SUSPEND:
  145. tegra20_spdif_stop_playback(spdif);
  146. break;
  147. default:
  148. return -EINVAL;
  149. }
  150. return 0;
  151. }
  152. static int tegra20_spdif_filter_rates(struct snd_pcm_hw_params *params,
  153. struct snd_pcm_hw_rule *rule)
  154. {
  155. struct snd_interval *r = hw_param_interval(params, rule->var);
  156. struct snd_soc_dai *dai = rule->private;
  157. struct tegra20_spdif *spdif = dev_get_drvdata(dai->dev);
  158. struct clk *parent = clk_get_parent(spdif->clk_spdif_out);
  159. static const unsigned int rates[] = { 32000, 44100, 48000 };
  160. unsigned long i, parent_rate, valid_rates = 0;
  161. parent_rate = clk_get_rate(parent);
  162. if (!parent_rate) {
  163. dev_err(dai->dev, "Can't get parent clock rate\n");
  164. return -EINVAL;
  165. }
  166. for (i = 0; i < ARRAY_SIZE(rates); i++) {
  167. if (parent_rate % (rates[i] * 128) == 0)
  168. valid_rates |= BIT(i);
  169. }
  170. /*
  171. * At least one rate must be valid, otherwise the parent clock isn't
  172. * audio PLL. Nothing should be filtered in this case.
  173. */
  174. if (!valid_rates)
  175. valid_rates = BIT(ARRAY_SIZE(rates)) - 1;
  176. return snd_interval_list(r, ARRAY_SIZE(rates), rates, valid_rates);
  177. }
  178. static int tegra20_spdif_startup(struct snd_pcm_substream *substream,
  179. struct snd_soc_dai *dai)
  180. {
  181. if (!device_property_read_bool(dai->dev, "nvidia,fixed-parent-rate"))
  182. return 0;
  183. /*
  184. * SPDIF and I2S share audio PLL. HDMI takes audio packets from SPDIF
  185. * and audio may not work on some TVs if clock rate isn't precise.
  186. *
  187. * PLL rate is controlled by I2S side. Filter out audio rates that
  188. * don't match PLL rate at the start of stream to allow both SPDIF
  189. * and I2S work simultaneously, assuming that PLL rate won't be
  190. * changed later on.
  191. */
  192. return snd_pcm_hw_rule_add(substream->runtime, 0,
  193. SNDRV_PCM_HW_PARAM_RATE,
  194. tegra20_spdif_filter_rates, dai,
  195. SNDRV_PCM_HW_PARAM_RATE, -1);
  196. }
  197. static int tegra20_spdif_probe(struct snd_soc_dai *dai)
  198. {
  199. struct tegra20_spdif *spdif = dev_get_drvdata(dai->dev);
  200. snd_soc_dai_init_dma_data(dai, &spdif->playback_dma_data, NULL);
  201. return 0;
  202. }
  203. static const struct snd_soc_dai_ops tegra20_spdif_dai_ops = {
  204. .probe = tegra20_spdif_probe,
  205. .hw_params = tegra20_spdif_hw_params,
  206. .trigger = tegra20_spdif_trigger,
  207. .startup = tegra20_spdif_startup,
  208. };
  209. static struct snd_soc_dai_driver tegra20_spdif_dai = {
  210. .name = "tegra20-spdif",
  211. .playback = {
  212. .stream_name = "Playback",
  213. .channels_min = 2,
  214. .channels_max = 2,
  215. .rates = SNDRV_PCM_RATE_32000 | SNDRV_PCM_RATE_44100 |
  216. SNDRV_PCM_RATE_48000,
  217. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  218. },
  219. .ops = &tegra20_spdif_dai_ops,
  220. };
  221. static const struct snd_soc_component_driver tegra20_spdif_component = {
  222. .name = "tegra20-spdif",
  223. .legacy_dai_naming = 1,
  224. };
  225. static bool tegra20_spdif_wr_rd_reg(struct device *dev, unsigned int reg)
  226. {
  227. switch (reg) {
  228. case TEGRA20_SPDIF_CTRL:
  229. case TEGRA20_SPDIF_STATUS:
  230. case TEGRA20_SPDIF_STROBE_CTRL:
  231. case TEGRA20_SPDIF_DATA_FIFO_CSR:
  232. case TEGRA20_SPDIF_DATA_OUT:
  233. case TEGRA20_SPDIF_DATA_IN:
  234. case TEGRA20_SPDIF_CH_STA_RX_A:
  235. case TEGRA20_SPDIF_CH_STA_RX_B:
  236. case TEGRA20_SPDIF_CH_STA_RX_C:
  237. case TEGRA20_SPDIF_CH_STA_RX_D:
  238. case TEGRA20_SPDIF_CH_STA_RX_E:
  239. case TEGRA20_SPDIF_CH_STA_RX_F:
  240. case TEGRA20_SPDIF_CH_STA_TX_A:
  241. case TEGRA20_SPDIF_CH_STA_TX_B:
  242. case TEGRA20_SPDIF_CH_STA_TX_C:
  243. case TEGRA20_SPDIF_CH_STA_TX_D:
  244. case TEGRA20_SPDIF_CH_STA_TX_E:
  245. case TEGRA20_SPDIF_CH_STA_TX_F:
  246. case TEGRA20_SPDIF_USR_STA_RX_A:
  247. case TEGRA20_SPDIF_USR_DAT_TX_A:
  248. return true;
  249. default:
  250. return false;
  251. }
  252. }
  253. static bool tegra20_spdif_volatile_reg(struct device *dev, unsigned int reg)
  254. {
  255. switch (reg) {
  256. case TEGRA20_SPDIF_STATUS:
  257. case TEGRA20_SPDIF_DATA_FIFO_CSR:
  258. case TEGRA20_SPDIF_DATA_OUT:
  259. case TEGRA20_SPDIF_DATA_IN:
  260. case TEGRA20_SPDIF_CH_STA_RX_A:
  261. case TEGRA20_SPDIF_CH_STA_RX_B:
  262. case TEGRA20_SPDIF_CH_STA_RX_C:
  263. case TEGRA20_SPDIF_CH_STA_RX_D:
  264. case TEGRA20_SPDIF_CH_STA_RX_E:
  265. case TEGRA20_SPDIF_CH_STA_RX_F:
  266. case TEGRA20_SPDIF_USR_STA_RX_A:
  267. case TEGRA20_SPDIF_USR_DAT_TX_A:
  268. return true;
  269. default:
  270. return false;
  271. }
  272. }
  273. static bool tegra20_spdif_precious_reg(struct device *dev, unsigned int reg)
  274. {
  275. switch (reg) {
  276. case TEGRA20_SPDIF_DATA_OUT:
  277. case TEGRA20_SPDIF_DATA_IN:
  278. case TEGRA20_SPDIF_USR_STA_RX_A:
  279. case TEGRA20_SPDIF_USR_DAT_TX_A:
  280. return true;
  281. default:
  282. return false;
  283. }
  284. }
  285. static const struct regmap_config tegra20_spdif_regmap_config = {
  286. .reg_bits = 32,
  287. .reg_stride = 4,
  288. .val_bits = 32,
  289. .max_register = TEGRA20_SPDIF_USR_DAT_TX_A,
  290. .writeable_reg = tegra20_spdif_wr_rd_reg,
  291. .readable_reg = tegra20_spdif_wr_rd_reg,
  292. .volatile_reg = tegra20_spdif_volatile_reg,
  293. .precious_reg = tegra20_spdif_precious_reg,
  294. .cache_type = REGCACHE_FLAT,
  295. };
  296. static int tegra20_spdif_platform_probe(struct platform_device *pdev)
  297. {
  298. struct tegra20_spdif *spdif;
  299. struct resource *mem;
  300. void __iomem *regs;
  301. int ret;
  302. spdif = devm_kzalloc(&pdev->dev, sizeof(struct tegra20_spdif),
  303. GFP_KERNEL);
  304. if (!spdif)
  305. return -ENOMEM;
  306. dev_set_drvdata(&pdev->dev, spdif);
  307. spdif->reset = devm_reset_control_get_exclusive(&pdev->dev, NULL);
  308. if (IS_ERR(spdif->reset)) {
  309. dev_err(&pdev->dev, "Can't retrieve spdif reset\n");
  310. return PTR_ERR(spdif->reset);
  311. }
  312. spdif->clk_spdif_out = devm_clk_get(&pdev->dev, "out");
  313. if (IS_ERR(spdif->clk_spdif_out)) {
  314. dev_err(&pdev->dev, "Could not retrieve spdif clock\n");
  315. return PTR_ERR(spdif->clk_spdif_out);
  316. }
  317. regs = devm_platform_get_and_ioremap_resource(pdev, 0, &mem);
  318. if (IS_ERR(regs))
  319. return PTR_ERR(regs);
  320. spdif->regmap = devm_regmap_init_mmio(&pdev->dev, regs,
  321. &tegra20_spdif_regmap_config);
  322. if (IS_ERR(spdif->regmap)) {
  323. dev_err(&pdev->dev, "regmap init failed\n");
  324. return PTR_ERR(spdif->regmap);
  325. }
  326. spdif->playback_dma_data.addr = mem->start + TEGRA20_SPDIF_DATA_OUT;
  327. spdif->playback_dma_data.addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  328. spdif->playback_dma_data.maxburst = 4;
  329. ret = devm_pm_runtime_enable(&pdev->dev);
  330. if (ret)
  331. return ret;
  332. ret = devm_snd_soc_register_component(&pdev->dev,
  333. &tegra20_spdif_component,
  334. &tegra20_spdif_dai, 1);
  335. if (ret) {
  336. dev_err(&pdev->dev, "Could not register DAI: %d\n", ret);
  337. return ret;
  338. }
  339. ret = devm_tegra_pcm_platform_register(&pdev->dev);
  340. if (ret) {
  341. dev_err(&pdev->dev, "Could not register PCM: %d\n", ret);
  342. return ret;
  343. }
  344. return 0;
  345. }
  346. static const struct dev_pm_ops tegra20_spdif_pm_ops = {
  347. SET_RUNTIME_PM_OPS(tegra20_spdif_runtime_suspend,
  348. tegra20_spdif_runtime_resume, NULL)
  349. SET_SYSTEM_SLEEP_PM_OPS(pm_runtime_force_suspend,
  350. pm_runtime_force_resume)
  351. };
  352. static const struct of_device_id tegra20_spdif_of_match[] = {
  353. { .compatible = "nvidia,tegra20-spdif", },
  354. {},
  355. };
  356. MODULE_DEVICE_TABLE(of, tegra20_spdif_of_match);
  357. static struct platform_driver tegra20_spdif_driver = {
  358. .driver = {
  359. .name = "tegra20-spdif",
  360. .pm = &tegra20_spdif_pm_ops,
  361. .of_match_table = tegra20_spdif_of_match,
  362. },
  363. .probe = tegra20_spdif_platform_probe,
  364. };
  365. module_platform_driver(tegra20_spdif_driver);
  366. MODULE_AUTHOR("Stephen Warren <swarren@nvidia.com>");
  367. MODULE_DESCRIPTION("Tegra20 SPDIF ASoC driver");
  368. MODULE_LICENSE("GPL");