spl.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2016 Amarula Solutions B.V.
  4. * Copyright (C) 2016 Engicam S.r.l.
  5. * Author: Jagan Teki <jagan@amarulasolutions.com>
  6. */
  7. #include <common.h>
  8. #include <image.h>
  9. #include <init.h>
  10. #include <serial.h>
  11. #include <spl.h>
  12. #include <linux/delay.h>
  13. #include <asm/io.h>
  14. #include <asm/gpio.h>
  15. #include <linux/sizes.h>
  16. #include <asm/arch/clock.h>
  17. #include <asm/arch/crm_regs.h>
  18. #include <asm/arch/iomux.h>
  19. #include <asm/arch/mx6-ddr.h>
  20. #include <asm/arch/mx6-pins.h>
  21. #include <asm/arch/sys_proto.h>
  22. #include <asm/mach-imx/iomux-v3.h>
  23. #include <asm/mach-imx/video.h>
  24. #ifdef CONFIG_SPL_LOAD_FIT
  25. int board_fit_config_name_match(const char *name)
  26. {
  27. if (is_mx6dq() && !strcmp(name, "imx6q-icore"))
  28. return 0;
  29. else if (is_mx6dq() && !strcmp(name, "imx6q-icore-rqs"))
  30. return 0;
  31. else if (is_mx6dq() && !strcmp(name, "imx6q-icore-mipi"))
  32. return 0;
  33. else if ((is_mx6dl() || is_mx6solo()) && !strcmp(name, "imx6dl-icore"))
  34. return 0;
  35. else if ((is_mx6dl() || is_mx6solo()) && !strcmp(name, "imx6dl-icore-rqs"))
  36. return 0;
  37. else if ((is_mx6dl() || is_mx6solo()) && !strcmp(name, "imx6dl-icore-mipi"))
  38. return 0;
  39. else
  40. return -1;
  41. }
  42. #endif
  43. #ifdef CONFIG_ENV_IS_IN_MMC
  44. void board_boot_order(u32 *spl_boot_list)
  45. {
  46. u32 bmode = imx6_src_get_boot_mode();
  47. u8 boot_dev = BOOT_DEVICE_MMC1;
  48. switch ((bmode & IMX6_BMODE_MASK) >> IMX6_BMODE_SHIFT) {
  49. case IMX6_BMODE_SD:
  50. case IMX6_BMODE_ESD:
  51. /* SD/eSD - BOOT_DEVICE_MMC1 */
  52. break;
  53. case IMX6_BMODE_MMC:
  54. case IMX6_BMODE_EMMC:
  55. /* MMC/eMMC */
  56. boot_dev = BOOT_DEVICE_MMC2;
  57. break;
  58. default:
  59. /* Default - BOOT_DEVICE_MMC1 */
  60. printf("Wrong board boot order\n");
  61. break;
  62. }
  63. spl_boot_list[0] = boot_dev;
  64. }
  65. #endif
  66. #ifdef CONFIG_SPL_OS_BOOT
  67. int spl_start_uboot(void)
  68. {
  69. /* break into full u-boot on 'c' */
  70. if (serial_tstc() && serial_getc() == 'c')
  71. return 1;
  72. return 0;
  73. }
  74. #endif
  75. #ifdef CONFIG_MX6QDL
  76. /*
  77. * Driving strength:
  78. * 0x30 == 40 Ohm
  79. * 0x28 == 48 Ohm
  80. */
  81. #define IMX6DQ_DRIVE_STRENGTH 0x30
  82. #define IMX6SDL_DRIVE_STRENGTH 0x28
  83. /* configure MX6Q/DUAL mmdc DDR io registers */
  84. static struct mx6dq_iomux_ddr_regs mx6dq_ddr_ioregs = {
  85. .dram_sdqs0 = IMX6DQ_DRIVE_STRENGTH,
  86. .dram_sdqs1 = IMX6DQ_DRIVE_STRENGTH,
  87. .dram_sdqs2 = IMX6DQ_DRIVE_STRENGTH,
  88. .dram_sdqs3 = IMX6DQ_DRIVE_STRENGTH,
  89. .dram_sdqs4 = IMX6DQ_DRIVE_STRENGTH,
  90. .dram_sdqs5 = IMX6DQ_DRIVE_STRENGTH,
  91. .dram_sdqs6 = IMX6DQ_DRIVE_STRENGTH,
  92. .dram_sdqs7 = IMX6DQ_DRIVE_STRENGTH,
  93. .dram_dqm0 = IMX6DQ_DRIVE_STRENGTH,
  94. .dram_dqm1 = IMX6DQ_DRIVE_STRENGTH,
  95. .dram_dqm2 = IMX6DQ_DRIVE_STRENGTH,
  96. .dram_dqm3 = IMX6DQ_DRIVE_STRENGTH,
  97. .dram_dqm4 = IMX6DQ_DRIVE_STRENGTH,
  98. .dram_dqm5 = IMX6DQ_DRIVE_STRENGTH,
  99. .dram_dqm6 = IMX6DQ_DRIVE_STRENGTH,
  100. .dram_dqm7 = IMX6DQ_DRIVE_STRENGTH,
  101. .dram_cas = IMX6DQ_DRIVE_STRENGTH,
  102. .dram_ras = IMX6DQ_DRIVE_STRENGTH,
  103. .dram_sdclk_0 = IMX6DQ_DRIVE_STRENGTH,
  104. .dram_sdclk_1 = IMX6DQ_DRIVE_STRENGTH,
  105. .dram_reset = IMX6DQ_DRIVE_STRENGTH,
  106. .dram_sdcke0 = IMX6DQ_DRIVE_STRENGTH,
  107. .dram_sdcke1 = IMX6DQ_DRIVE_STRENGTH,
  108. .dram_sdba2 = 0x00000000,
  109. .dram_sdodt0 = IMX6DQ_DRIVE_STRENGTH,
  110. .dram_sdodt1 = IMX6DQ_DRIVE_STRENGTH,
  111. };
  112. /* configure MX6Q/DUAL mmdc GRP io registers */
  113. static struct mx6dq_iomux_grp_regs mx6dq_grp_ioregs = {
  114. .grp_b0ds = IMX6DQ_DRIVE_STRENGTH,
  115. .grp_b1ds = IMX6DQ_DRIVE_STRENGTH,
  116. .grp_b2ds = IMX6DQ_DRIVE_STRENGTH,
  117. .grp_b3ds = IMX6DQ_DRIVE_STRENGTH,
  118. .grp_b4ds = IMX6DQ_DRIVE_STRENGTH,
  119. .grp_b5ds = IMX6DQ_DRIVE_STRENGTH,
  120. .grp_b6ds = IMX6DQ_DRIVE_STRENGTH,
  121. .grp_b7ds = IMX6DQ_DRIVE_STRENGTH,
  122. .grp_addds = IMX6DQ_DRIVE_STRENGTH,
  123. .grp_ddrmode_ctl = 0x00020000,
  124. .grp_ddrpke = 0x00000000,
  125. .grp_ddrmode = 0x00020000,
  126. .grp_ctlds = IMX6DQ_DRIVE_STRENGTH,
  127. .grp_ddr_type = 0x000c0000,
  128. };
  129. /* configure MX6SOLO/DUALLITE mmdc DDR io registers */
  130. struct mx6sdl_iomux_ddr_regs mx6sdl_ddr_ioregs = {
  131. .dram_sdclk_0 = IMX6SDL_DRIVE_STRENGTH,
  132. .dram_sdclk_1 = IMX6SDL_DRIVE_STRENGTH,
  133. .dram_cas = IMX6SDL_DRIVE_STRENGTH,
  134. .dram_ras = IMX6SDL_DRIVE_STRENGTH,
  135. .dram_reset = IMX6SDL_DRIVE_STRENGTH,
  136. .dram_sdcke0 = IMX6SDL_DRIVE_STRENGTH,
  137. .dram_sdcke1 = IMX6SDL_DRIVE_STRENGTH,
  138. .dram_sdba2 = 0x00000000,
  139. .dram_sdodt0 = IMX6SDL_DRIVE_STRENGTH,
  140. .dram_sdodt1 = IMX6SDL_DRIVE_STRENGTH,
  141. .dram_sdqs0 = IMX6SDL_DRIVE_STRENGTH,
  142. .dram_sdqs1 = IMX6SDL_DRIVE_STRENGTH,
  143. .dram_sdqs2 = IMX6SDL_DRIVE_STRENGTH,
  144. .dram_sdqs3 = IMX6SDL_DRIVE_STRENGTH,
  145. .dram_sdqs4 = IMX6SDL_DRIVE_STRENGTH,
  146. .dram_sdqs5 = IMX6SDL_DRIVE_STRENGTH,
  147. .dram_sdqs6 = IMX6SDL_DRIVE_STRENGTH,
  148. .dram_sdqs7 = IMX6SDL_DRIVE_STRENGTH,
  149. .dram_dqm0 = IMX6SDL_DRIVE_STRENGTH,
  150. .dram_dqm1 = IMX6SDL_DRIVE_STRENGTH,
  151. .dram_dqm2 = IMX6SDL_DRIVE_STRENGTH,
  152. .dram_dqm3 = IMX6SDL_DRIVE_STRENGTH,
  153. .dram_dqm4 = IMX6SDL_DRIVE_STRENGTH,
  154. .dram_dqm5 = IMX6SDL_DRIVE_STRENGTH,
  155. .dram_dqm6 = IMX6SDL_DRIVE_STRENGTH,
  156. .dram_dqm7 = IMX6SDL_DRIVE_STRENGTH,
  157. };
  158. /* configure MX6SOLO/DUALLITE mmdc GRP io registers */
  159. struct mx6sdl_iomux_grp_regs mx6sdl_grp_ioregs = {
  160. .grp_ddr_type = 0x000c0000,
  161. .grp_ddrmode_ctl = 0x00020000,
  162. .grp_ddrpke = 0x00000000,
  163. .grp_addds = IMX6SDL_DRIVE_STRENGTH,
  164. .grp_ctlds = IMX6SDL_DRIVE_STRENGTH,
  165. .grp_ddrmode = 0x00020000,
  166. .grp_b0ds = IMX6SDL_DRIVE_STRENGTH,
  167. .grp_b1ds = IMX6SDL_DRIVE_STRENGTH,
  168. .grp_b2ds = IMX6SDL_DRIVE_STRENGTH,
  169. .grp_b3ds = IMX6SDL_DRIVE_STRENGTH,
  170. .grp_b4ds = IMX6SDL_DRIVE_STRENGTH,
  171. .grp_b5ds = IMX6SDL_DRIVE_STRENGTH,
  172. .grp_b6ds = IMX6SDL_DRIVE_STRENGTH,
  173. .grp_b7ds = IMX6SDL_DRIVE_STRENGTH,
  174. };
  175. /* mt41j256 */
  176. static struct mx6_ddr3_cfg mt41j256 = {
  177. .mem_speed = 1066,
  178. .density = 2,
  179. .width = 16,
  180. .banks = 8,
  181. .rowaddr = 13,
  182. .coladdr = 10,
  183. .pagesz = 2,
  184. .trcd = 1375,
  185. .trcmin = 4875,
  186. .trasmin = 3500,
  187. .SRT = 0,
  188. };
  189. static struct mx6_mmdc_calibration mx6dq_mmdc_calib = {
  190. .p0_mpwldectrl0 = 0x000E0009,
  191. .p0_mpwldectrl1 = 0x0018000E,
  192. .p1_mpwldectrl0 = 0x00000007,
  193. .p1_mpwldectrl1 = 0x00000000,
  194. .p0_mpdgctrl0 = 0x43280334,
  195. .p0_mpdgctrl1 = 0x031C0314,
  196. .p1_mpdgctrl0 = 0x4318031C,
  197. .p1_mpdgctrl1 = 0x030C0258,
  198. .p0_mprddlctl = 0x3E343A40,
  199. .p1_mprddlctl = 0x383C3844,
  200. .p0_mpwrdlctl = 0x40404440,
  201. .p1_mpwrdlctl = 0x4C3E4446,
  202. };
  203. /* DDR 64bit */
  204. static struct mx6_ddr_sysinfo mem_q = {
  205. .ddr_type = DDR_TYPE_DDR3,
  206. .dsize = 2,
  207. .cs1_mirror = 0,
  208. /* config for full 4GB range so that get_mem_size() works */
  209. .cs_density = 32,
  210. .ncs = 1,
  211. .bi_on = 1,
  212. .rtt_nom = 2,
  213. .rtt_wr = 2,
  214. .ralat = 5,
  215. .walat = 0,
  216. .mif3_mode = 3,
  217. .rst_to_cke = 0x23,
  218. .sde_to_rst = 0x10,
  219. };
  220. static struct mx6_mmdc_calibration mx6dl_mmdc_calib = {
  221. .p0_mpwldectrl0 = 0x001F0024,
  222. .p0_mpwldectrl1 = 0x00110018,
  223. .p1_mpwldectrl0 = 0x001F0024,
  224. .p1_mpwldectrl1 = 0x00110018,
  225. .p0_mpdgctrl0 = 0x4230022C,
  226. .p0_mpdgctrl1 = 0x02180220,
  227. .p1_mpdgctrl0 = 0x42440248,
  228. .p1_mpdgctrl1 = 0x02300238,
  229. .p0_mprddlctl = 0x44444A48,
  230. .p1_mprddlctl = 0x46484A42,
  231. .p0_mpwrdlctl = 0x38383234,
  232. .p1_mpwrdlctl = 0x3C34362E,
  233. };
  234. /* DDR 64bit 1GB */
  235. static struct mx6_ddr_sysinfo mem_dl = {
  236. .dsize = 2,
  237. .cs1_mirror = 0,
  238. /* config for full 4GB range so that get_mem_size() works */
  239. .cs_density = 32,
  240. .ncs = 1,
  241. .bi_on = 1,
  242. .rtt_nom = 1,
  243. .rtt_wr = 1,
  244. .ralat = 5,
  245. .walat = 0,
  246. .mif3_mode = 3,
  247. .rst_to_cke = 0x23,
  248. .sde_to_rst = 0x10,
  249. };
  250. /* DDR 32bit 512MB */
  251. static struct mx6_ddr_sysinfo mem_s = {
  252. .dsize = 1,
  253. .cs1_mirror = 0,
  254. /* config for full 4GB range so that get_mem_size() works */
  255. .cs_density = 32,
  256. .ncs = 1,
  257. .bi_on = 1,
  258. .rtt_nom = 1,
  259. .rtt_wr = 1,
  260. .ralat = 5,
  261. .walat = 0,
  262. .mif3_mode = 3,
  263. .rst_to_cke = 0x23,
  264. .sde_to_rst = 0x10,
  265. };
  266. #endif /* CONFIG_MX6QDL */
  267. #ifdef CONFIG_MX6UL
  268. static struct mx6ul_iomux_grp_regs mx6_grp_ioregs = {
  269. .grp_addds = 0x00000030,
  270. .grp_ddrmode_ctl = 0x00020000,
  271. .grp_b0ds = 0x00000030,
  272. .grp_ctlds = 0x00000030,
  273. .grp_b1ds = 0x00000030,
  274. .grp_ddrpke = 0x00000000,
  275. .grp_ddrmode = 0x00020000,
  276. .grp_ddr_type = 0x000c0000,
  277. };
  278. static struct mx6ul_iomux_ddr_regs mx6_ddr_ioregs = {
  279. .dram_dqm0 = 0x00000030,
  280. .dram_dqm1 = 0x00000030,
  281. .dram_ras = 0x00000030,
  282. .dram_cas = 0x00000030,
  283. .dram_odt0 = 0x00000030,
  284. .dram_odt1 = 0x00000030,
  285. .dram_sdba2 = 0x00000000,
  286. .dram_sdclk_0 = 0x00000008,
  287. .dram_sdqs0 = 0x00000038,
  288. .dram_sdqs1 = 0x00000030,
  289. .dram_reset = 0x00000030,
  290. };
  291. static struct mx6_mmdc_calibration mx6_mmcd_calib = {
  292. .p0_mpwldectrl0 = 0x00070007,
  293. .p0_mpdgctrl0 = 0x41490145,
  294. .p0_mprddlctl = 0x40404546,
  295. .p0_mpwrdlctl = 0x4040524D,
  296. };
  297. struct mx6_ddr_sysinfo ddr_sysinfo = {
  298. .dsize = 0,
  299. .cs_density = 20,
  300. .ncs = 1,
  301. .cs1_mirror = 0,
  302. .rtt_wr = 2,
  303. .rtt_nom = 1, /* RTT_Nom = RZQ/2 */
  304. .walat = 1, /* Write additional latency */
  305. .ralat = 5, /* Read additional latency */
  306. .mif3_mode = 3, /* Command prediction working mode */
  307. .bi_on = 1, /* Bank interleaving enabled */
  308. .sde_to_rst = 0x10, /* 14 cycles, 200us (JEDEC default) */
  309. .rst_to_cke = 0x23, /* 33 cycles, 500us (JEDEC default) */
  310. .ddr_type = DDR_TYPE_DDR3,
  311. };
  312. static struct mx6_ddr3_cfg mem_ddr = {
  313. .mem_speed = 800,
  314. .density = 4,
  315. .width = 16,
  316. .banks = 8,
  317. #ifdef TARGET_MX6UL_ISIOT
  318. .rowaddr = 15,
  319. #else
  320. .rowaddr = 13,
  321. #endif
  322. .coladdr = 10,
  323. .pagesz = 2,
  324. .trcd = 1375,
  325. .trcmin = 4875,
  326. .trasmin = 3500,
  327. };
  328. #endif /* CONFIG_MX6UL */
  329. static void ccgr_init(void)
  330. {
  331. struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
  332. #ifdef CONFIG_MX6QDL
  333. writel(0x00003F3F, &ccm->CCGR0);
  334. writel(0x0030FC00, &ccm->CCGR1);
  335. writel(0x000FC000, &ccm->CCGR2);
  336. writel(0x3F300000, &ccm->CCGR3);
  337. writel(0xFF00F300, &ccm->CCGR4);
  338. writel(0x0F0000C3, &ccm->CCGR5);
  339. writel(0x000003CC, &ccm->CCGR6);
  340. #elif CONFIG_MX6UL
  341. writel(0x00c03f3f, &ccm->CCGR0);
  342. writel(0xfcffff00, &ccm->CCGR1);
  343. writel(0x0cffffcc, &ccm->CCGR2);
  344. writel(0x3f3c3030, &ccm->CCGR3);
  345. writel(0xff00fffc, &ccm->CCGR4);
  346. writel(0x033f30ff, &ccm->CCGR5);
  347. writel(0x00c00fff, &ccm->CCGR6);
  348. #endif
  349. }
  350. static void spl_dram_init(void)
  351. {
  352. #ifdef CONFIG_MX6QDL
  353. if (is_mx6solo()) {
  354. mx6sdl_dram_iocfg(32, &mx6sdl_ddr_ioregs, &mx6sdl_grp_ioregs);
  355. mx6_dram_cfg(&mem_s, &mx6dl_mmdc_calib, &mt41j256);
  356. } else if (is_mx6dl()) {
  357. mx6sdl_dram_iocfg(64, &mx6sdl_ddr_ioregs, &mx6sdl_grp_ioregs);
  358. mx6_dram_cfg(&mem_dl, &mx6dl_mmdc_calib, &mt41j256);
  359. } else if (is_mx6dq()) {
  360. mx6dq_dram_iocfg(64, &mx6dq_ddr_ioregs, &mx6dq_grp_ioregs);
  361. mx6_dram_cfg(&mem_q, &mx6dq_mmdc_calib, &mt41j256);
  362. }
  363. #elif CONFIG_MX6UL
  364. mx6ul_dram_iocfg(mem_ddr.width, &mx6_ddr_ioregs, &mx6_grp_ioregs);
  365. mx6_dram_cfg(&ddr_sysinfo, &mx6_mmcd_calib, &mem_ddr);
  366. #endif
  367. udelay(100);
  368. }
  369. void board_init_f(ulong dummy)
  370. {
  371. ccgr_init();
  372. /* setup AIPS and disable watchdog */
  373. arch_cpu_init();
  374. if (!(is_mx6ul()))
  375. gpr_init();
  376. /* setup GP timer */
  377. timer_init();
  378. /* Enable device tree and early DM support*/
  379. spl_early_init();
  380. /* UART clocks enabled and gd valid - init serial console */
  381. preloader_console_init();
  382. /* DDR initialization */
  383. spl_dram_init();
  384. }