omap-des.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Support for OMAP DES and Triple DES HW acceleration.
  4. *
  5. * Copyright (c) 2013 Texas Instruments Incorporated
  6. * Author: Joel Fernandes <joelf@ti.com>
  7. */
  8. #define pr_fmt(fmt) "%s: " fmt, __func__
  9. #ifdef DEBUG
  10. #define prn(num) printk(#num "=%d\n", num)
  11. #define prx(num) printk(#num "=%x\n", num)
  12. #else
  13. #define prn(num) do { } while (0)
  14. #define prx(num) do { } while (0)
  15. #endif
  16. #include <crypto/engine.h>
  17. #include <crypto/internal/des.h>
  18. #include <crypto/internal/skcipher.h>
  19. #include <crypto/scatterwalk.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/dmaengine.h>
  22. #include <linux/err.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/of.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/pm_runtime.h>
  31. #include <linux/scatterlist.h>
  32. #include <linux/string.h>
  33. #include "omap-crypto.h"
  34. #define DST_MAXBURST 2
  35. #define DES_BLOCK_WORDS (DES_BLOCK_SIZE >> 2)
  36. #define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
  37. #define DES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
  38. ((x ^ 0x01) * 0x04))
  39. #define DES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
  40. #define DES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
  41. #define DES_REG_CTRL_CBC BIT(4)
  42. #define DES_REG_CTRL_TDES BIT(3)
  43. #define DES_REG_CTRL_DIRECTION BIT(2)
  44. #define DES_REG_CTRL_INPUT_READY BIT(1)
  45. #define DES_REG_CTRL_OUTPUT_READY BIT(0)
  46. #define DES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
  47. #define DES_REG_REV(dd) ((dd)->pdata->rev_ofs)
  48. #define DES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  49. #define DES_REG_LENGTH_N(x) (0x24 + ((x) * 0x04))
  50. #define DES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
  51. #define DES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
  52. #define DES_REG_IRQ_DATA_IN BIT(1)
  53. #define DES_REG_IRQ_DATA_OUT BIT(2)
  54. #define FLAGS_MODE_MASK 0x000f
  55. #define FLAGS_ENCRYPT BIT(0)
  56. #define FLAGS_CBC BIT(1)
  57. #define FLAGS_INIT BIT(4)
  58. #define FLAGS_BUSY BIT(6)
  59. #define DEFAULT_AUTOSUSPEND_DELAY 1000
  60. #define FLAGS_IN_DATA_ST_SHIFT 8
  61. #define FLAGS_OUT_DATA_ST_SHIFT 10
  62. struct omap_des_ctx {
  63. struct omap_des_dev *dd;
  64. int keylen;
  65. __le32 key[(3 * DES_KEY_SIZE) / sizeof(u32)];
  66. unsigned long flags;
  67. };
  68. struct omap_des_reqctx {
  69. unsigned long mode;
  70. };
  71. #define OMAP_DES_QUEUE_LENGTH 1
  72. #define OMAP_DES_CACHE_SIZE 0
  73. struct omap_des_algs_info {
  74. struct skcipher_engine_alg *algs_list;
  75. unsigned int size;
  76. unsigned int registered;
  77. };
  78. struct omap_des_pdata {
  79. struct omap_des_algs_info *algs_info;
  80. unsigned int algs_info_size;
  81. void (*trigger)(struct omap_des_dev *dd, int length);
  82. u32 key_ofs;
  83. u32 iv_ofs;
  84. u32 ctrl_ofs;
  85. u32 data_ofs;
  86. u32 rev_ofs;
  87. u32 mask_ofs;
  88. u32 irq_enable_ofs;
  89. u32 irq_status_ofs;
  90. u32 dma_enable_in;
  91. u32 dma_enable_out;
  92. u32 dma_start;
  93. u32 major_mask;
  94. u32 major_shift;
  95. u32 minor_mask;
  96. u32 minor_shift;
  97. };
  98. struct omap_des_dev {
  99. struct list_head list;
  100. unsigned long phys_base;
  101. void __iomem *io_base;
  102. struct omap_des_ctx *ctx;
  103. struct device *dev;
  104. unsigned long flags;
  105. int err;
  106. struct tasklet_struct done_task;
  107. struct skcipher_request *req;
  108. struct crypto_engine *engine;
  109. /*
  110. * total is used by PIO mode for book keeping so introduce
  111. * variable total_save as need it to calc page_order
  112. */
  113. size_t total;
  114. size_t total_save;
  115. struct scatterlist *in_sg;
  116. struct scatterlist *out_sg;
  117. /* Buffers for copying for unaligned cases */
  118. struct scatterlist in_sgl;
  119. struct scatterlist out_sgl;
  120. struct scatterlist *orig_out;
  121. struct scatter_walk in_walk;
  122. struct scatter_walk out_walk;
  123. struct dma_chan *dma_lch_in;
  124. struct dma_chan *dma_lch_out;
  125. int in_sg_len;
  126. int out_sg_len;
  127. int pio_only;
  128. const struct omap_des_pdata *pdata;
  129. };
  130. /* keep registered devices data here */
  131. static LIST_HEAD(dev_list);
  132. static DEFINE_SPINLOCK(list_lock);
  133. #ifdef DEBUG
  134. #define omap_des_read(dd, offset) \
  135. ({ \
  136. int _read_ret; \
  137. _read_ret = __raw_readl(dd->io_base + offset); \
  138. pr_err("omap_des_read(" #offset "=%#x)= %#x\n", \
  139. offset, _read_ret); \
  140. _read_ret; \
  141. })
  142. #else
  143. static inline u32 omap_des_read(struct omap_des_dev *dd, u32 offset)
  144. {
  145. return __raw_readl(dd->io_base + offset);
  146. }
  147. #endif
  148. #ifdef DEBUG
  149. #define omap_des_write(dd, offset, value) \
  150. do { \
  151. pr_err("omap_des_write(" #offset "=%#x) value=%#x\n", \
  152. offset, value); \
  153. __raw_writel(value, dd->io_base + offset); \
  154. } while (0)
  155. #else
  156. static inline void omap_des_write(struct omap_des_dev *dd, u32 offset,
  157. u32 value)
  158. {
  159. __raw_writel(value, dd->io_base + offset);
  160. }
  161. #endif
  162. static inline void omap_des_write_mask(struct omap_des_dev *dd, u32 offset,
  163. u32 value, u32 mask)
  164. {
  165. u32 val;
  166. val = omap_des_read(dd, offset);
  167. val &= ~mask;
  168. val |= value;
  169. omap_des_write(dd, offset, val);
  170. }
  171. static void omap_des_write_n(struct omap_des_dev *dd, u32 offset,
  172. u32 *value, int count)
  173. {
  174. for (; count--; value++, offset += 4)
  175. omap_des_write(dd, offset, *value);
  176. }
  177. static int omap_des_hw_init(struct omap_des_dev *dd)
  178. {
  179. int err;
  180. /*
  181. * clocks are enabled when request starts and disabled when finished.
  182. * It may be long delays between requests.
  183. * Device might go to off mode to save power.
  184. */
  185. err = pm_runtime_resume_and_get(dd->dev);
  186. if (err < 0) {
  187. dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
  188. return err;
  189. }
  190. if (!(dd->flags & FLAGS_INIT)) {
  191. dd->flags |= FLAGS_INIT;
  192. dd->err = 0;
  193. }
  194. return 0;
  195. }
  196. static int omap_des_write_ctrl(struct omap_des_dev *dd)
  197. {
  198. unsigned int key32;
  199. int i, err;
  200. u32 val = 0, mask = 0;
  201. err = omap_des_hw_init(dd);
  202. if (err)
  203. return err;
  204. key32 = dd->ctx->keylen / sizeof(u32);
  205. /* it seems a key should always be set even if it has not changed */
  206. for (i = 0; i < key32; i++) {
  207. omap_des_write(dd, DES_REG_KEY(dd, i),
  208. __le32_to_cpu(dd->ctx->key[i]));
  209. }
  210. if ((dd->flags & FLAGS_CBC) && dd->req->iv)
  211. omap_des_write_n(dd, DES_REG_IV(dd, 0), (void *)dd->req->iv, 2);
  212. if (dd->flags & FLAGS_CBC)
  213. val |= DES_REG_CTRL_CBC;
  214. if (dd->flags & FLAGS_ENCRYPT)
  215. val |= DES_REG_CTRL_DIRECTION;
  216. if (key32 == 6)
  217. val |= DES_REG_CTRL_TDES;
  218. mask |= DES_REG_CTRL_CBC | DES_REG_CTRL_DIRECTION | DES_REG_CTRL_TDES;
  219. omap_des_write_mask(dd, DES_REG_CTRL(dd), val, mask);
  220. return 0;
  221. }
  222. static void omap_des_dma_trigger_omap4(struct omap_des_dev *dd, int length)
  223. {
  224. u32 mask, val;
  225. omap_des_write(dd, DES_REG_LENGTH_N(0), length);
  226. val = dd->pdata->dma_start;
  227. if (dd->dma_lch_out != NULL)
  228. val |= dd->pdata->dma_enable_out;
  229. if (dd->dma_lch_in != NULL)
  230. val |= dd->pdata->dma_enable_in;
  231. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  232. dd->pdata->dma_start;
  233. omap_des_write_mask(dd, DES_REG_MASK(dd), val, mask);
  234. }
  235. static void omap_des_dma_stop(struct omap_des_dev *dd)
  236. {
  237. u32 mask;
  238. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  239. dd->pdata->dma_start;
  240. omap_des_write_mask(dd, DES_REG_MASK(dd), 0, mask);
  241. }
  242. static struct omap_des_dev *omap_des_find_dev(struct omap_des_ctx *ctx)
  243. {
  244. struct omap_des_dev *dd = NULL, *tmp;
  245. spin_lock_bh(&list_lock);
  246. if (!ctx->dd) {
  247. list_for_each_entry(tmp, &dev_list, list) {
  248. /* FIXME: take fist available des core */
  249. dd = tmp;
  250. break;
  251. }
  252. ctx->dd = dd;
  253. } else {
  254. /* already found before */
  255. dd = ctx->dd;
  256. }
  257. spin_unlock_bh(&list_lock);
  258. return dd;
  259. }
  260. static void omap_des_dma_out_callback(void *data)
  261. {
  262. struct omap_des_dev *dd = data;
  263. /* dma_lch_out - completed */
  264. tasklet_schedule(&dd->done_task);
  265. }
  266. static int omap_des_dma_init(struct omap_des_dev *dd)
  267. {
  268. int err;
  269. dd->dma_lch_out = NULL;
  270. dd->dma_lch_in = NULL;
  271. dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
  272. if (IS_ERR(dd->dma_lch_in)) {
  273. dev_err(dd->dev, "Unable to request in DMA channel\n");
  274. return PTR_ERR(dd->dma_lch_in);
  275. }
  276. dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
  277. if (IS_ERR(dd->dma_lch_out)) {
  278. dev_err(dd->dev, "Unable to request out DMA channel\n");
  279. err = PTR_ERR(dd->dma_lch_out);
  280. goto err_dma_out;
  281. }
  282. return 0;
  283. err_dma_out:
  284. dma_release_channel(dd->dma_lch_in);
  285. return err;
  286. }
  287. static void omap_des_dma_cleanup(struct omap_des_dev *dd)
  288. {
  289. if (dd->pio_only)
  290. return;
  291. dma_release_channel(dd->dma_lch_out);
  292. dma_release_channel(dd->dma_lch_in);
  293. }
  294. static int omap_des_crypt_dma(struct crypto_tfm *tfm,
  295. struct scatterlist *in_sg, struct scatterlist *out_sg,
  296. int in_sg_len, int out_sg_len)
  297. {
  298. struct omap_des_ctx *ctx = crypto_tfm_ctx(tfm);
  299. struct omap_des_dev *dd = ctx->dd;
  300. struct dma_async_tx_descriptor *tx_in, *tx_out;
  301. struct dma_slave_config cfg;
  302. int ret;
  303. if (dd->pio_only) {
  304. scatterwalk_start(&dd->in_walk, dd->in_sg);
  305. scatterwalk_start(&dd->out_walk, dd->out_sg);
  306. /* Enable DATAIN interrupt and let it take
  307. care of the rest */
  308. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
  309. return 0;
  310. }
  311. dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
  312. memset(&cfg, 0, sizeof(cfg));
  313. cfg.src_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
  314. cfg.dst_addr = dd->phys_base + DES_REG_DATA_N(dd, 0);
  315. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  316. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  317. cfg.src_maxburst = DST_MAXBURST;
  318. cfg.dst_maxburst = DST_MAXBURST;
  319. /* IN */
  320. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  321. if (ret) {
  322. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  323. ret);
  324. return ret;
  325. }
  326. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
  327. DMA_MEM_TO_DEV,
  328. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  329. if (!tx_in) {
  330. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  331. return -EINVAL;
  332. }
  333. /* No callback necessary */
  334. tx_in->callback_param = dd;
  335. /* OUT */
  336. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  337. if (ret) {
  338. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  339. ret);
  340. return ret;
  341. }
  342. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg, out_sg_len,
  343. DMA_DEV_TO_MEM,
  344. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  345. if (!tx_out) {
  346. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  347. return -EINVAL;
  348. }
  349. tx_out->callback = omap_des_dma_out_callback;
  350. tx_out->callback_param = dd;
  351. dmaengine_submit(tx_in);
  352. dmaengine_submit(tx_out);
  353. dma_async_issue_pending(dd->dma_lch_in);
  354. dma_async_issue_pending(dd->dma_lch_out);
  355. /* start DMA */
  356. dd->pdata->trigger(dd, dd->total);
  357. return 0;
  358. }
  359. static int omap_des_crypt_dma_start(struct omap_des_dev *dd)
  360. {
  361. struct crypto_tfm *tfm = crypto_skcipher_tfm(
  362. crypto_skcipher_reqtfm(dd->req));
  363. int err;
  364. pr_debug("total: %zd\n", dd->total);
  365. if (!dd->pio_only) {
  366. err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
  367. DMA_TO_DEVICE);
  368. if (!err) {
  369. dev_err(dd->dev, "dma_map_sg() error\n");
  370. return -EINVAL;
  371. }
  372. err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  373. DMA_FROM_DEVICE);
  374. if (!err) {
  375. dev_err(dd->dev, "dma_map_sg() error\n");
  376. return -EINVAL;
  377. }
  378. }
  379. err = omap_des_crypt_dma(tfm, dd->in_sg, dd->out_sg, dd->in_sg_len,
  380. dd->out_sg_len);
  381. if (err && !dd->pio_only) {
  382. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  383. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  384. DMA_FROM_DEVICE);
  385. }
  386. return err;
  387. }
  388. static void omap_des_finish_req(struct omap_des_dev *dd, int err)
  389. {
  390. struct skcipher_request *req = dd->req;
  391. pr_debug("err: %d\n", err);
  392. crypto_finalize_skcipher_request(dd->engine, req, err);
  393. pm_runtime_mark_last_busy(dd->dev);
  394. pm_runtime_put_autosuspend(dd->dev);
  395. }
  396. static int omap_des_crypt_dma_stop(struct omap_des_dev *dd)
  397. {
  398. pr_debug("total: %zd\n", dd->total);
  399. omap_des_dma_stop(dd);
  400. dmaengine_terminate_all(dd->dma_lch_in);
  401. dmaengine_terminate_all(dd->dma_lch_out);
  402. return 0;
  403. }
  404. static int omap_des_handle_queue(struct omap_des_dev *dd,
  405. struct skcipher_request *req)
  406. {
  407. if (req)
  408. return crypto_transfer_skcipher_request_to_engine(dd->engine, req);
  409. return 0;
  410. }
  411. static int omap_des_prepare_req(struct skcipher_request *req,
  412. struct omap_des_dev *dd)
  413. {
  414. struct omap_des_ctx *ctx = crypto_skcipher_ctx(
  415. crypto_skcipher_reqtfm(req));
  416. struct omap_des_reqctx *rctx;
  417. int ret;
  418. u16 flags;
  419. /* assign new request to device */
  420. dd->req = req;
  421. dd->total = req->cryptlen;
  422. dd->total_save = req->cryptlen;
  423. dd->in_sg = req->src;
  424. dd->out_sg = req->dst;
  425. dd->orig_out = req->dst;
  426. flags = OMAP_CRYPTO_COPY_DATA;
  427. if (req->src == req->dst)
  428. flags |= OMAP_CRYPTO_FORCE_COPY;
  429. ret = omap_crypto_align_sg(&dd->in_sg, dd->total, DES_BLOCK_SIZE,
  430. &dd->in_sgl, flags,
  431. FLAGS_IN_DATA_ST_SHIFT, &dd->flags);
  432. if (ret)
  433. return ret;
  434. ret = omap_crypto_align_sg(&dd->out_sg, dd->total, DES_BLOCK_SIZE,
  435. &dd->out_sgl, 0,
  436. FLAGS_OUT_DATA_ST_SHIFT, &dd->flags);
  437. if (ret)
  438. return ret;
  439. dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
  440. if (dd->in_sg_len < 0)
  441. return dd->in_sg_len;
  442. dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
  443. if (dd->out_sg_len < 0)
  444. return dd->out_sg_len;
  445. rctx = skcipher_request_ctx(req);
  446. ctx = crypto_skcipher_ctx(crypto_skcipher_reqtfm(req));
  447. rctx->mode &= FLAGS_MODE_MASK;
  448. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  449. dd->ctx = ctx;
  450. ctx->dd = dd;
  451. return omap_des_write_ctrl(dd);
  452. }
  453. static int omap_des_crypt_req(struct crypto_engine *engine,
  454. void *areq)
  455. {
  456. struct skcipher_request *req = container_of(areq, struct skcipher_request, base);
  457. struct omap_des_ctx *ctx = crypto_skcipher_ctx(
  458. crypto_skcipher_reqtfm(req));
  459. struct omap_des_dev *dd = omap_des_find_dev(ctx);
  460. if (!dd)
  461. return -ENODEV;
  462. return omap_des_prepare_req(req, dd) ?:
  463. omap_des_crypt_dma_start(dd);
  464. }
  465. static void omap_des_done_task(unsigned long data)
  466. {
  467. struct omap_des_dev *dd = (struct omap_des_dev *)data;
  468. int i;
  469. pr_debug("enter done_task\n");
  470. if (!dd->pio_only) {
  471. dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
  472. DMA_FROM_DEVICE);
  473. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  474. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  475. DMA_FROM_DEVICE);
  476. omap_des_crypt_dma_stop(dd);
  477. }
  478. omap_crypto_cleanup(&dd->in_sgl, NULL, 0, dd->total_save,
  479. FLAGS_IN_DATA_ST_SHIFT, dd->flags);
  480. omap_crypto_cleanup(&dd->out_sgl, dd->orig_out, 0, dd->total_save,
  481. FLAGS_OUT_DATA_ST_SHIFT, dd->flags);
  482. if ((dd->flags & FLAGS_CBC) && dd->req->iv)
  483. for (i = 0; i < 2; i++)
  484. ((u32 *)dd->req->iv)[i] =
  485. omap_des_read(dd, DES_REG_IV(dd, i));
  486. omap_des_finish_req(dd, 0);
  487. pr_debug("exit\n");
  488. }
  489. static int omap_des_crypt(struct skcipher_request *req, unsigned long mode)
  490. {
  491. struct omap_des_ctx *ctx = crypto_skcipher_ctx(
  492. crypto_skcipher_reqtfm(req));
  493. struct omap_des_reqctx *rctx = skcipher_request_ctx(req);
  494. struct omap_des_dev *dd;
  495. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->cryptlen,
  496. !!(mode & FLAGS_ENCRYPT),
  497. !!(mode & FLAGS_CBC));
  498. if (!req->cryptlen)
  499. return 0;
  500. if (!IS_ALIGNED(req->cryptlen, DES_BLOCK_SIZE))
  501. return -EINVAL;
  502. dd = omap_des_find_dev(ctx);
  503. if (!dd)
  504. return -ENODEV;
  505. rctx->mode = mode;
  506. return omap_des_handle_queue(dd, req);
  507. }
  508. /* ********************** ALG API ************************************ */
  509. static int omap_des_setkey(struct crypto_skcipher *cipher, const u8 *key,
  510. unsigned int keylen)
  511. {
  512. struct omap_des_ctx *ctx = crypto_skcipher_ctx(cipher);
  513. int err;
  514. pr_debug("enter, keylen: %d\n", keylen);
  515. err = verify_skcipher_des_key(cipher, key);
  516. if (err)
  517. return err;
  518. memcpy(ctx->key, key, keylen);
  519. ctx->keylen = keylen;
  520. return 0;
  521. }
  522. static int omap_des3_setkey(struct crypto_skcipher *cipher, const u8 *key,
  523. unsigned int keylen)
  524. {
  525. struct omap_des_ctx *ctx = crypto_skcipher_ctx(cipher);
  526. int err;
  527. pr_debug("enter, keylen: %d\n", keylen);
  528. err = verify_skcipher_des3_key(cipher, key);
  529. if (err)
  530. return err;
  531. memcpy(ctx->key, key, keylen);
  532. ctx->keylen = keylen;
  533. return 0;
  534. }
  535. static int omap_des_ecb_encrypt(struct skcipher_request *req)
  536. {
  537. return omap_des_crypt(req, FLAGS_ENCRYPT);
  538. }
  539. static int omap_des_ecb_decrypt(struct skcipher_request *req)
  540. {
  541. return omap_des_crypt(req, 0);
  542. }
  543. static int omap_des_cbc_encrypt(struct skcipher_request *req)
  544. {
  545. return omap_des_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  546. }
  547. static int omap_des_cbc_decrypt(struct skcipher_request *req)
  548. {
  549. return omap_des_crypt(req, FLAGS_CBC);
  550. }
  551. static int omap_des_init_tfm(struct crypto_skcipher *tfm)
  552. {
  553. pr_debug("enter\n");
  554. crypto_skcipher_set_reqsize(tfm, sizeof(struct omap_des_reqctx));
  555. return 0;
  556. }
  557. /* ********************** ALGS ************************************ */
  558. static struct skcipher_engine_alg algs_ecb_cbc[] = {
  559. {
  560. .base = {
  561. .base.cra_name = "ecb(des)",
  562. .base.cra_driver_name = "ecb-des-omap",
  563. .base.cra_priority = 300,
  564. .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  565. CRYPTO_ALG_ASYNC,
  566. .base.cra_blocksize = DES_BLOCK_SIZE,
  567. .base.cra_ctxsize = sizeof(struct omap_des_ctx),
  568. .base.cra_module = THIS_MODULE,
  569. .min_keysize = DES_KEY_SIZE,
  570. .max_keysize = DES_KEY_SIZE,
  571. .setkey = omap_des_setkey,
  572. .encrypt = omap_des_ecb_encrypt,
  573. .decrypt = omap_des_ecb_decrypt,
  574. .init = omap_des_init_tfm,
  575. },
  576. .op.do_one_request = omap_des_crypt_req,
  577. },
  578. {
  579. .base = {
  580. .base.cra_name = "cbc(des)",
  581. .base.cra_driver_name = "cbc-des-omap",
  582. .base.cra_priority = 300,
  583. .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  584. CRYPTO_ALG_ASYNC,
  585. .base.cra_blocksize = DES_BLOCK_SIZE,
  586. .base.cra_ctxsize = sizeof(struct omap_des_ctx),
  587. .base.cra_module = THIS_MODULE,
  588. .min_keysize = DES_KEY_SIZE,
  589. .max_keysize = DES_KEY_SIZE,
  590. .ivsize = DES_BLOCK_SIZE,
  591. .setkey = omap_des_setkey,
  592. .encrypt = omap_des_cbc_encrypt,
  593. .decrypt = omap_des_cbc_decrypt,
  594. .init = omap_des_init_tfm,
  595. },
  596. .op.do_one_request = omap_des_crypt_req,
  597. },
  598. {
  599. .base = {
  600. .base.cra_name = "ecb(des3_ede)",
  601. .base.cra_driver_name = "ecb-des3-omap",
  602. .base.cra_priority = 300,
  603. .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  604. CRYPTO_ALG_ASYNC,
  605. .base.cra_blocksize = DES3_EDE_BLOCK_SIZE,
  606. .base.cra_ctxsize = sizeof(struct omap_des_ctx),
  607. .base.cra_module = THIS_MODULE,
  608. .min_keysize = DES3_EDE_KEY_SIZE,
  609. .max_keysize = DES3_EDE_KEY_SIZE,
  610. .setkey = omap_des3_setkey,
  611. .encrypt = omap_des_ecb_encrypt,
  612. .decrypt = omap_des_ecb_decrypt,
  613. .init = omap_des_init_tfm,
  614. },
  615. .op.do_one_request = omap_des_crypt_req,
  616. },
  617. {
  618. .base = {
  619. .base.cra_name = "cbc(des3_ede)",
  620. .base.cra_driver_name = "cbc-des3-omap",
  621. .base.cra_priority = 300,
  622. .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  623. CRYPTO_ALG_ASYNC,
  624. .base.cra_blocksize = DES3_EDE_BLOCK_SIZE,
  625. .base.cra_ctxsize = sizeof(struct omap_des_ctx),
  626. .base.cra_module = THIS_MODULE,
  627. .min_keysize = DES3_EDE_KEY_SIZE,
  628. .max_keysize = DES3_EDE_KEY_SIZE,
  629. .ivsize = DES3_EDE_BLOCK_SIZE,
  630. .setkey = omap_des3_setkey,
  631. .encrypt = omap_des_cbc_encrypt,
  632. .decrypt = omap_des_cbc_decrypt,
  633. .init = omap_des_init_tfm,
  634. },
  635. .op.do_one_request = omap_des_crypt_req,
  636. }
  637. };
  638. static struct omap_des_algs_info omap_des_algs_info_ecb_cbc[] = {
  639. {
  640. .algs_list = algs_ecb_cbc,
  641. .size = ARRAY_SIZE(algs_ecb_cbc),
  642. },
  643. };
  644. #ifdef CONFIG_OF
  645. static const struct omap_des_pdata omap_des_pdata_omap4 = {
  646. .algs_info = omap_des_algs_info_ecb_cbc,
  647. .algs_info_size = ARRAY_SIZE(omap_des_algs_info_ecb_cbc),
  648. .trigger = omap_des_dma_trigger_omap4,
  649. .key_ofs = 0x14,
  650. .iv_ofs = 0x18,
  651. .ctrl_ofs = 0x20,
  652. .data_ofs = 0x28,
  653. .rev_ofs = 0x30,
  654. .mask_ofs = 0x34,
  655. .irq_status_ofs = 0x3c,
  656. .irq_enable_ofs = 0x40,
  657. .dma_enable_in = BIT(5),
  658. .dma_enable_out = BIT(6),
  659. .major_mask = 0x0700,
  660. .major_shift = 8,
  661. .minor_mask = 0x003f,
  662. .minor_shift = 0,
  663. };
  664. static irqreturn_t omap_des_irq(int irq, void *dev_id)
  665. {
  666. struct omap_des_dev *dd = dev_id;
  667. u32 status, i;
  668. u32 *src, *dst;
  669. status = omap_des_read(dd, DES_REG_IRQ_STATUS(dd));
  670. if (status & DES_REG_IRQ_DATA_IN) {
  671. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
  672. BUG_ON(!dd->in_sg);
  673. BUG_ON(_calc_walked(in) > dd->in_sg->length);
  674. src = sg_virt(dd->in_sg) + _calc_walked(in);
  675. for (i = 0; i < DES_BLOCK_WORDS; i++) {
  676. omap_des_write(dd, DES_REG_DATA_N(dd, i), *src);
  677. scatterwalk_advance(&dd->in_walk, 4);
  678. if (dd->in_sg->length == _calc_walked(in)) {
  679. dd->in_sg = sg_next(dd->in_sg);
  680. if (dd->in_sg) {
  681. scatterwalk_start(&dd->in_walk,
  682. dd->in_sg);
  683. src = sg_virt(dd->in_sg) +
  684. _calc_walked(in);
  685. }
  686. } else {
  687. src++;
  688. }
  689. }
  690. /* Clear IRQ status */
  691. status &= ~DES_REG_IRQ_DATA_IN;
  692. omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
  693. /* Enable DATA_OUT interrupt */
  694. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x4);
  695. } else if (status & DES_REG_IRQ_DATA_OUT) {
  696. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x0);
  697. BUG_ON(!dd->out_sg);
  698. BUG_ON(_calc_walked(out) > dd->out_sg->length);
  699. dst = sg_virt(dd->out_sg) + _calc_walked(out);
  700. for (i = 0; i < DES_BLOCK_WORDS; i++) {
  701. *dst = omap_des_read(dd, DES_REG_DATA_N(dd, i));
  702. scatterwalk_advance(&dd->out_walk, 4);
  703. if (dd->out_sg->length == _calc_walked(out)) {
  704. dd->out_sg = sg_next(dd->out_sg);
  705. if (dd->out_sg) {
  706. scatterwalk_start(&dd->out_walk,
  707. dd->out_sg);
  708. dst = sg_virt(dd->out_sg) +
  709. _calc_walked(out);
  710. }
  711. } else {
  712. dst++;
  713. }
  714. }
  715. BUG_ON(dd->total < DES_BLOCK_SIZE);
  716. dd->total -= DES_BLOCK_SIZE;
  717. /* Clear IRQ status */
  718. status &= ~DES_REG_IRQ_DATA_OUT;
  719. omap_des_write(dd, DES_REG_IRQ_STATUS(dd), status);
  720. if (!dd->total)
  721. /* All bytes read! */
  722. tasklet_schedule(&dd->done_task);
  723. else
  724. /* Enable DATA_IN interrupt for next block */
  725. omap_des_write(dd, DES_REG_IRQ_ENABLE(dd), 0x2);
  726. }
  727. return IRQ_HANDLED;
  728. }
  729. static const struct of_device_id omap_des_of_match[] = {
  730. {
  731. .compatible = "ti,omap4-des",
  732. .data = &omap_des_pdata_omap4,
  733. },
  734. {},
  735. };
  736. MODULE_DEVICE_TABLE(of, omap_des_of_match);
  737. static int omap_des_get_of(struct omap_des_dev *dd,
  738. struct platform_device *pdev)
  739. {
  740. dd->pdata = of_device_get_match_data(&pdev->dev);
  741. if (!dd->pdata) {
  742. dev_err(&pdev->dev, "no compatible OF match\n");
  743. return -EINVAL;
  744. }
  745. return 0;
  746. }
  747. #else
  748. static int omap_des_get_of(struct omap_des_dev *dd,
  749. struct device *dev)
  750. {
  751. return -EINVAL;
  752. }
  753. #endif
  754. static int omap_des_get_pdev(struct omap_des_dev *dd,
  755. struct platform_device *pdev)
  756. {
  757. /* non-DT devices get pdata from pdev */
  758. dd->pdata = pdev->dev.platform_data;
  759. return 0;
  760. }
  761. static int omap_des_probe(struct platform_device *pdev)
  762. {
  763. struct device *dev = &pdev->dev;
  764. struct omap_des_dev *dd;
  765. struct skcipher_engine_alg *algp;
  766. struct resource *res;
  767. int err = -ENOMEM, i, j, irq = -1;
  768. u32 reg;
  769. dd = devm_kzalloc(dev, sizeof(struct omap_des_dev), GFP_KERNEL);
  770. if (dd == NULL) {
  771. dev_err(dev, "unable to alloc data struct.\n");
  772. goto err_data;
  773. }
  774. dd->dev = dev;
  775. platform_set_drvdata(pdev, dd);
  776. err = (dev->of_node) ? omap_des_get_of(dd, pdev) :
  777. omap_des_get_pdev(dd, pdev);
  778. if (err)
  779. goto err_res;
  780. dd->io_base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
  781. if (IS_ERR(dd->io_base)) {
  782. err = PTR_ERR(dd->io_base);
  783. goto err_res;
  784. }
  785. dd->phys_base = res->start;
  786. pm_runtime_use_autosuspend(dev);
  787. pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
  788. pm_runtime_enable(dev);
  789. err = pm_runtime_resume_and_get(dev);
  790. if (err < 0) {
  791. dev_err(dd->dev, "%s: failed to get_sync(%d)\n", __func__, err);
  792. goto err_get;
  793. }
  794. omap_des_dma_stop(dd);
  795. reg = omap_des_read(dd, DES_REG_REV(dd));
  796. pm_runtime_put_sync(dev);
  797. dev_info(dev, "OMAP DES hw accel rev: %u.%u\n",
  798. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  799. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  800. tasklet_init(&dd->done_task, omap_des_done_task, (unsigned long)dd);
  801. err = omap_des_dma_init(dd);
  802. if (err == -EPROBE_DEFER) {
  803. goto err_irq;
  804. } else if (err && DES_REG_IRQ_STATUS(dd) && DES_REG_IRQ_ENABLE(dd)) {
  805. dd->pio_only = 1;
  806. irq = platform_get_irq(pdev, 0);
  807. if (irq < 0) {
  808. err = irq;
  809. goto err_irq;
  810. }
  811. err = devm_request_irq(dev, irq, omap_des_irq, 0,
  812. dev_name(dev), dd);
  813. if (err) {
  814. dev_err(dev, "Unable to grab omap-des IRQ\n");
  815. goto err_irq;
  816. }
  817. }
  818. INIT_LIST_HEAD(&dd->list);
  819. spin_lock_bh(&list_lock);
  820. list_add_tail(&dd->list, &dev_list);
  821. spin_unlock_bh(&list_lock);
  822. /* Initialize des crypto engine */
  823. dd->engine = crypto_engine_alloc_init(dev, 1);
  824. if (!dd->engine) {
  825. err = -ENOMEM;
  826. goto err_engine;
  827. }
  828. err = crypto_engine_start(dd->engine);
  829. if (err)
  830. goto err_engine;
  831. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  832. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  833. algp = &dd->pdata->algs_info[i].algs_list[j];
  834. pr_debug("reg alg: %s\n", algp->base.base.cra_name);
  835. err = crypto_engine_register_skcipher(algp);
  836. if (err)
  837. goto err_algs;
  838. dd->pdata->algs_info[i].registered++;
  839. }
  840. }
  841. return 0;
  842. err_algs:
  843. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  844. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  845. crypto_engine_unregister_skcipher(
  846. &dd->pdata->algs_info[i].algs_list[j]);
  847. err_engine:
  848. if (dd->engine)
  849. crypto_engine_exit(dd->engine);
  850. omap_des_dma_cleanup(dd);
  851. err_irq:
  852. tasklet_kill(&dd->done_task);
  853. err_get:
  854. pm_runtime_disable(dev);
  855. err_res:
  856. dd = NULL;
  857. err_data:
  858. dev_err(dev, "initialization failed.\n");
  859. return err;
  860. }
  861. static void omap_des_remove(struct platform_device *pdev)
  862. {
  863. struct omap_des_dev *dd = platform_get_drvdata(pdev);
  864. int i, j;
  865. spin_lock_bh(&list_lock);
  866. list_del(&dd->list);
  867. spin_unlock_bh(&list_lock);
  868. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  869. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  870. crypto_engine_unregister_skcipher(
  871. &dd->pdata->algs_info[i].algs_list[j]);
  872. tasklet_kill(&dd->done_task);
  873. omap_des_dma_cleanup(dd);
  874. pm_runtime_disable(dd->dev);
  875. }
  876. #ifdef CONFIG_PM_SLEEP
  877. static int omap_des_suspend(struct device *dev)
  878. {
  879. pm_runtime_put_sync(dev);
  880. return 0;
  881. }
  882. static int omap_des_resume(struct device *dev)
  883. {
  884. int err;
  885. err = pm_runtime_resume_and_get(dev);
  886. if (err < 0) {
  887. dev_err(dev, "%s: failed to get_sync(%d)\n", __func__, err);
  888. return err;
  889. }
  890. return 0;
  891. }
  892. #endif
  893. static SIMPLE_DEV_PM_OPS(omap_des_pm_ops, omap_des_suspend, omap_des_resume);
  894. static struct platform_driver omap_des_driver = {
  895. .probe = omap_des_probe,
  896. .remove_new = omap_des_remove,
  897. .driver = {
  898. .name = "omap-des",
  899. .pm = &omap_des_pm_ops,
  900. .of_match_table = of_match_ptr(omap_des_of_match),
  901. },
  902. };
  903. module_platform_driver(omap_des_driver);
  904. MODULE_DESCRIPTION("OMAP DES hw acceleration support.");
  905. MODULE_LICENSE("GPL v2");
  906. MODULE_AUTHOR("Joel Fernandes <joelf@ti.com>");