altera-freeze-bridge.c 6.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * FPGA Freeze Bridge Controller
  4. *
  5. * Copyright (C) 2016 Altera Corporation. All rights reserved.
  6. */
  7. #include <linux/delay.h>
  8. #include <linux/io.h>
  9. #include <linux/kernel.h>
  10. #include <linux/mod_devicetable.h>
  11. #include <linux/module.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/fpga/fpga-bridge.h>
  14. #define FREEZE_CSR_STATUS_OFFSET 0
  15. #define FREEZE_CSR_CTRL_OFFSET 4
  16. #define FREEZE_CSR_ILLEGAL_REQ_OFFSET 8
  17. #define FREEZE_CSR_REG_VERSION 12
  18. #define FREEZE_CSR_SUPPORTED_VERSION 2
  19. #define FREEZE_CSR_OFFICIAL_VERSION 0xad000003
  20. #define FREEZE_CSR_STATUS_FREEZE_REQ_DONE BIT(0)
  21. #define FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE BIT(1)
  22. #define FREEZE_CSR_CTRL_FREEZE_REQ BIT(0)
  23. #define FREEZE_CSR_CTRL_RESET_REQ BIT(1)
  24. #define FREEZE_CSR_CTRL_UNFREEZE_REQ BIT(2)
  25. #define FREEZE_BRIDGE_NAME "freeze"
  26. struct altera_freeze_br_data {
  27. struct device *dev;
  28. void __iomem *base_addr;
  29. bool enable;
  30. };
  31. /*
  32. * Poll status until status bit is set or we have a timeout.
  33. */
  34. static int altera_freeze_br_req_ack(struct altera_freeze_br_data *priv,
  35. u32 timeout, u32 req_ack)
  36. {
  37. struct device *dev = priv->dev;
  38. void __iomem *csr_illegal_req_addr = priv->base_addr +
  39. FREEZE_CSR_ILLEGAL_REQ_OFFSET;
  40. u32 status, illegal, ctrl;
  41. int ret = -ETIMEDOUT;
  42. do {
  43. illegal = readl(csr_illegal_req_addr);
  44. if (illegal) {
  45. dev_err(dev, "illegal request detected 0x%x", illegal);
  46. writel(1, csr_illegal_req_addr);
  47. illegal = readl(csr_illegal_req_addr);
  48. if (illegal)
  49. dev_err(dev, "illegal request not cleared 0x%x",
  50. illegal);
  51. ret = -EINVAL;
  52. break;
  53. }
  54. status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
  55. dev_dbg(dev, "%s %x %x\n", __func__, status, req_ack);
  56. status &= req_ack;
  57. if (status) {
  58. ctrl = readl(priv->base_addr + FREEZE_CSR_CTRL_OFFSET);
  59. dev_dbg(dev, "%s request %x acknowledged %x %x\n",
  60. __func__, req_ack, status, ctrl);
  61. ret = 0;
  62. break;
  63. }
  64. udelay(1);
  65. } while (timeout--);
  66. if (ret == -ETIMEDOUT)
  67. dev_err(dev, "%s timeout waiting for 0x%x\n",
  68. __func__, req_ack);
  69. return ret;
  70. }
  71. static int altera_freeze_br_do_freeze(struct altera_freeze_br_data *priv,
  72. u32 timeout)
  73. {
  74. struct device *dev = priv->dev;
  75. void __iomem *csr_ctrl_addr = priv->base_addr +
  76. FREEZE_CSR_CTRL_OFFSET;
  77. u32 status;
  78. int ret;
  79. status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
  80. dev_dbg(dev, "%s %d %d\n", __func__, status, readl(csr_ctrl_addr));
  81. if (status & FREEZE_CSR_STATUS_FREEZE_REQ_DONE) {
  82. dev_dbg(dev, "%s bridge already disabled %d\n",
  83. __func__, status);
  84. return 0;
  85. } else if (!(status & FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE)) {
  86. dev_err(dev, "%s bridge not enabled %d\n", __func__, status);
  87. return -EINVAL;
  88. }
  89. writel(FREEZE_CSR_CTRL_FREEZE_REQ, csr_ctrl_addr);
  90. ret = altera_freeze_br_req_ack(priv, timeout,
  91. FREEZE_CSR_STATUS_FREEZE_REQ_DONE);
  92. if (ret)
  93. writel(0, csr_ctrl_addr);
  94. else
  95. writel(FREEZE_CSR_CTRL_RESET_REQ, csr_ctrl_addr);
  96. return ret;
  97. }
  98. static int altera_freeze_br_do_unfreeze(struct altera_freeze_br_data *priv,
  99. u32 timeout)
  100. {
  101. struct device *dev = priv->dev;
  102. void __iomem *csr_ctrl_addr = priv->base_addr +
  103. FREEZE_CSR_CTRL_OFFSET;
  104. u32 status;
  105. int ret;
  106. writel(0, csr_ctrl_addr);
  107. status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
  108. dev_dbg(dev, "%s %d %d\n", __func__, status, readl(csr_ctrl_addr));
  109. if (status & FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE) {
  110. dev_dbg(dev, "%s bridge already enabled %d\n",
  111. __func__, status);
  112. return 0;
  113. } else if (!(status & FREEZE_CSR_STATUS_FREEZE_REQ_DONE)) {
  114. dev_err(dev, "%s bridge not frozen %d\n", __func__, status);
  115. return -EINVAL;
  116. }
  117. writel(FREEZE_CSR_CTRL_UNFREEZE_REQ, csr_ctrl_addr);
  118. ret = altera_freeze_br_req_ack(priv, timeout,
  119. FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE);
  120. status = readl(priv->base_addr + FREEZE_CSR_STATUS_OFFSET);
  121. dev_dbg(dev, "%s %d %d\n", __func__, status, readl(csr_ctrl_addr));
  122. writel(0, csr_ctrl_addr);
  123. return ret;
  124. }
  125. /*
  126. * enable = 1 : allow traffic through the bridge
  127. * enable = 0 : disable traffic through the bridge
  128. */
  129. static int altera_freeze_br_enable_set(struct fpga_bridge *bridge,
  130. bool enable)
  131. {
  132. struct altera_freeze_br_data *priv = bridge->priv;
  133. struct fpga_image_info *info = bridge->info;
  134. u32 timeout = 0;
  135. int ret;
  136. if (enable) {
  137. if (info)
  138. timeout = info->enable_timeout_us;
  139. ret = altera_freeze_br_do_unfreeze(bridge->priv, timeout);
  140. } else {
  141. if (info)
  142. timeout = info->disable_timeout_us;
  143. ret = altera_freeze_br_do_freeze(bridge->priv, timeout);
  144. }
  145. if (!ret)
  146. priv->enable = enable;
  147. return ret;
  148. }
  149. static int altera_freeze_br_enable_show(struct fpga_bridge *bridge)
  150. {
  151. struct altera_freeze_br_data *priv = bridge->priv;
  152. return priv->enable;
  153. }
  154. static const struct fpga_bridge_ops altera_freeze_br_br_ops = {
  155. .enable_set = altera_freeze_br_enable_set,
  156. .enable_show = altera_freeze_br_enable_show,
  157. };
  158. static const struct of_device_id altera_freeze_br_of_match[] = {
  159. { .compatible = "altr,freeze-bridge-controller", },
  160. {},
  161. };
  162. MODULE_DEVICE_TABLE(of, altera_freeze_br_of_match);
  163. static int altera_freeze_br_probe(struct platform_device *pdev)
  164. {
  165. struct device *dev = &pdev->dev;
  166. struct device_node *np = pdev->dev.of_node;
  167. void __iomem *base_addr;
  168. struct altera_freeze_br_data *priv;
  169. struct fpga_bridge *br;
  170. u32 status, revision;
  171. if (!np)
  172. return -ENODEV;
  173. base_addr = devm_platform_ioremap_resource(pdev, 0);
  174. if (IS_ERR(base_addr))
  175. return PTR_ERR(base_addr);
  176. revision = readl(base_addr + FREEZE_CSR_REG_VERSION);
  177. if ((revision != FREEZE_CSR_SUPPORTED_VERSION) &&
  178. (revision != FREEZE_CSR_OFFICIAL_VERSION)) {
  179. dev_err(dev,
  180. "%s unexpected revision 0x%x != 0x%x != 0x%x\n",
  181. __func__, revision, FREEZE_CSR_SUPPORTED_VERSION,
  182. FREEZE_CSR_OFFICIAL_VERSION);
  183. return -EINVAL;
  184. }
  185. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  186. if (!priv)
  187. return -ENOMEM;
  188. priv->dev = dev;
  189. status = readl(base_addr + FREEZE_CSR_STATUS_OFFSET);
  190. if (status & FREEZE_CSR_STATUS_UNFREEZE_REQ_DONE)
  191. priv->enable = 1;
  192. priv->base_addr = base_addr;
  193. br = fpga_bridge_register(dev, FREEZE_BRIDGE_NAME,
  194. &altera_freeze_br_br_ops, priv);
  195. if (IS_ERR(br))
  196. return PTR_ERR(br);
  197. platform_set_drvdata(pdev, br);
  198. return 0;
  199. }
  200. static void altera_freeze_br_remove(struct platform_device *pdev)
  201. {
  202. struct fpga_bridge *br = platform_get_drvdata(pdev);
  203. fpga_bridge_unregister(br);
  204. }
  205. static struct platform_driver altera_freeze_br_driver = {
  206. .probe = altera_freeze_br_probe,
  207. .remove_new = altera_freeze_br_remove,
  208. .driver = {
  209. .name = "altera_freeze_br",
  210. .of_match_table = altera_freeze_br_of_match,
  211. },
  212. };
  213. module_platform_driver(altera_freeze_br_driver);
  214. MODULE_DESCRIPTION("Altera Freeze Bridge");
  215. MODULE_AUTHOR("Alan Tull <atull@opensource.altera.com>");
  216. MODULE_LICENSE("GPL v2");