gpio-pmic-eic-sprd.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2018 Spreadtrum Communications Inc.
  4. * Copyright (C) 2018 Linaro Ltd.
  5. */
  6. #include <linux/gpio/driver.h>
  7. #include <linux/interrupt.h>
  8. #include <linux/kernel.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/regmap.h>
  13. /* EIC registers definition */
  14. #define SPRD_PMIC_EIC_DATA 0x0
  15. #define SPRD_PMIC_EIC_DMSK 0x4
  16. #define SPRD_PMIC_EIC_IEV 0x14
  17. #define SPRD_PMIC_EIC_IE 0x18
  18. #define SPRD_PMIC_EIC_RIS 0x1c
  19. #define SPRD_PMIC_EIC_MIS 0x20
  20. #define SPRD_PMIC_EIC_IC 0x24
  21. #define SPRD_PMIC_EIC_TRIG 0x28
  22. #define SPRD_PMIC_EIC_CTRL0 0x40
  23. /*
  24. * The PMIC EIC controller only has one bank, and each bank now can contain
  25. * 16 EICs.
  26. */
  27. #define SPRD_PMIC_EIC_PER_BANK_NR 16
  28. #define SPRD_PMIC_EIC_NR SPRD_PMIC_EIC_PER_BANK_NR
  29. #define SPRD_PMIC_EIC_DATA_MASK GENMASK(15, 0)
  30. #define SPRD_PMIC_EIC_BIT(x) ((x) & (SPRD_PMIC_EIC_PER_BANK_NR - 1))
  31. #define SPRD_PMIC_EIC_DBNC_MASK GENMASK(11, 0)
  32. /*
  33. * These registers are modified under the irq bus lock and cached to avoid
  34. * unnecessary writes in bus_sync_unlock.
  35. */
  36. enum {
  37. REG_IEV,
  38. REG_IE,
  39. REG_TRIG,
  40. CACHE_NR_REGS
  41. };
  42. /**
  43. * struct sprd_pmic_eic - PMIC EIC controller
  44. * @chip: the gpio_chip structure.
  45. * @map: the regmap from the parent device.
  46. * @offset: the EIC controller's offset address of the PMIC.
  47. * @reg: the array to cache the EIC registers.
  48. * @buslock: for bus lock/sync and unlock.
  49. * @irq: the interrupt number of the PMIC EIC conteroller.
  50. */
  51. struct sprd_pmic_eic {
  52. struct gpio_chip chip;
  53. struct regmap *map;
  54. u32 offset;
  55. u8 reg[CACHE_NR_REGS];
  56. struct mutex buslock;
  57. int irq;
  58. };
  59. static void sprd_pmic_eic_update(struct gpio_chip *chip, unsigned int offset,
  60. u16 reg, unsigned int val)
  61. {
  62. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  63. u32 shift = SPRD_PMIC_EIC_BIT(offset);
  64. regmap_update_bits(pmic_eic->map, pmic_eic->offset + reg,
  65. BIT(shift), val << shift);
  66. }
  67. static int sprd_pmic_eic_read(struct gpio_chip *chip, unsigned int offset,
  68. u16 reg)
  69. {
  70. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  71. u32 value;
  72. int ret;
  73. ret = regmap_read(pmic_eic->map, pmic_eic->offset + reg, &value);
  74. if (ret)
  75. return ret;
  76. return !!(value & BIT(SPRD_PMIC_EIC_BIT(offset)));
  77. }
  78. static int sprd_pmic_eic_request(struct gpio_chip *chip, unsigned int offset)
  79. {
  80. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_DMSK, 1);
  81. return 0;
  82. }
  83. static void sprd_pmic_eic_free(struct gpio_chip *chip, unsigned int offset)
  84. {
  85. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_DMSK, 0);
  86. }
  87. static int sprd_pmic_eic_get(struct gpio_chip *chip, unsigned int offset)
  88. {
  89. return sprd_pmic_eic_read(chip, offset, SPRD_PMIC_EIC_DATA);
  90. }
  91. static int sprd_pmic_eic_direction_input(struct gpio_chip *chip,
  92. unsigned int offset)
  93. {
  94. /* EICs are always input, nothing need to do here. */
  95. return 0;
  96. }
  97. static void sprd_pmic_eic_set(struct gpio_chip *chip, unsigned int offset,
  98. int value)
  99. {
  100. /* EICs are always input, nothing need to do here. */
  101. }
  102. static int sprd_pmic_eic_set_debounce(struct gpio_chip *chip,
  103. unsigned int offset,
  104. unsigned int debounce)
  105. {
  106. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  107. u32 reg, value;
  108. int ret;
  109. reg = SPRD_PMIC_EIC_CTRL0 + SPRD_PMIC_EIC_BIT(offset) * 0x4;
  110. ret = regmap_read(pmic_eic->map, pmic_eic->offset + reg, &value);
  111. if (ret)
  112. return ret;
  113. value &= ~SPRD_PMIC_EIC_DBNC_MASK;
  114. value |= (debounce / 1000) & SPRD_PMIC_EIC_DBNC_MASK;
  115. return regmap_write(pmic_eic->map, pmic_eic->offset + reg, value);
  116. }
  117. static int sprd_pmic_eic_set_config(struct gpio_chip *chip, unsigned int offset,
  118. unsigned long config)
  119. {
  120. unsigned long param = pinconf_to_config_param(config);
  121. u32 arg = pinconf_to_config_argument(config);
  122. if (param == PIN_CONFIG_INPUT_DEBOUNCE)
  123. return sprd_pmic_eic_set_debounce(chip, offset, arg);
  124. return -ENOTSUPP;
  125. }
  126. static void sprd_pmic_eic_irq_mask(struct irq_data *data)
  127. {
  128. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  129. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  130. u32 offset = irqd_to_hwirq(data);
  131. pmic_eic->reg[REG_IE] &= ~BIT(offset);
  132. pmic_eic->reg[REG_TRIG] &= ~BIT(offset);
  133. gpiochip_disable_irq(chip, offset);
  134. }
  135. static void sprd_pmic_eic_irq_unmask(struct irq_data *data)
  136. {
  137. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  138. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  139. u32 offset = irqd_to_hwirq(data);
  140. gpiochip_enable_irq(chip, offset);
  141. pmic_eic->reg[REG_IE] |= BIT(offset);
  142. pmic_eic->reg[REG_TRIG] |= BIT(offset);
  143. }
  144. static int sprd_pmic_eic_irq_set_type(struct irq_data *data,
  145. unsigned int flow_type)
  146. {
  147. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  148. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  149. u32 offset = irqd_to_hwirq(data);
  150. switch (flow_type) {
  151. case IRQ_TYPE_LEVEL_HIGH:
  152. pmic_eic->reg[REG_IEV] |= BIT(offset);
  153. break;
  154. case IRQ_TYPE_LEVEL_LOW:
  155. pmic_eic->reg[REG_IEV] &= ~BIT(offset);
  156. break;
  157. case IRQ_TYPE_EDGE_RISING:
  158. case IRQ_TYPE_EDGE_FALLING:
  159. case IRQ_TYPE_EDGE_BOTH:
  160. /*
  161. * Will set the trigger level according to current EIC level
  162. * in irq_bus_sync_unlock() interface, so here nothing to do.
  163. */
  164. break;
  165. default:
  166. return -ENOTSUPP;
  167. }
  168. return 0;
  169. }
  170. static void sprd_pmic_eic_bus_lock(struct irq_data *data)
  171. {
  172. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  173. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  174. mutex_lock(&pmic_eic->buslock);
  175. }
  176. static void sprd_pmic_eic_bus_sync_unlock(struct irq_data *data)
  177. {
  178. struct gpio_chip *chip = irq_data_get_irq_chip_data(data);
  179. struct sprd_pmic_eic *pmic_eic = gpiochip_get_data(chip);
  180. u32 trigger = irqd_get_trigger_type(data);
  181. u32 offset = irqd_to_hwirq(data);
  182. int state;
  183. /* Set irq type */
  184. if (trigger & IRQ_TYPE_EDGE_BOTH) {
  185. state = sprd_pmic_eic_get(chip, offset);
  186. if (state)
  187. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IEV, 0);
  188. else
  189. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IEV, 1);
  190. } else {
  191. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IEV,
  192. !!(pmic_eic->reg[REG_IEV] & BIT(offset)));
  193. }
  194. /* Set irq unmask */
  195. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IE,
  196. !!(pmic_eic->reg[REG_IE] & BIT(offset)));
  197. /* Generate trigger start pulse for debounce EIC */
  198. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_TRIG,
  199. !!(pmic_eic->reg[REG_TRIG] & BIT(offset)));
  200. mutex_unlock(&pmic_eic->buslock);
  201. }
  202. static void sprd_pmic_eic_toggle_trigger(struct gpio_chip *chip,
  203. unsigned int irq, unsigned int offset)
  204. {
  205. u32 trigger = irq_get_trigger_type(irq);
  206. int state, post_state;
  207. if (!(trigger & IRQ_TYPE_EDGE_BOTH))
  208. return;
  209. state = sprd_pmic_eic_get(chip, offset);
  210. retry:
  211. if (state)
  212. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IEV, 0);
  213. else
  214. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IEV, 1);
  215. post_state = sprd_pmic_eic_get(chip, offset);
  216. if (state != post_state) {
  217. dev_warn(chip->parent, "PMIC EIC level was changed.\n");
  218. state = post_state;
  219. goto retry;
  220. }
  221. /* Set irq unmask */
  222. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_IE, 1);
  223. /* Generate trigger start pulse for debounce EIC */
  224. sprd_pmic_eic_update(chip, offset, SPRD_PMIC_EIC_TRIG, 1);
  225. }
  226. static irqreturn_t sprd_pmic_eic_irq_handler(int irq, void *data)
  227. {
  228. struct sprd_pmic_eic *pmic_eic = data;
  229. struct gpio_chip *chip = &pmic_eic->chip;
  230. unsigned long status;
  231. u32 n, girq, val;
  232. int ret;
  233. ret = regmap_read(pmic_eic->map, pmic_eic->offset + SPRD_PMIC_EIC_MIS,
  234. &val);
  235. if (ret)
  236. return IRQ_RETVAL(ret);
  237. status = val & SPRD_PMIC_EIC_DATA_MASK;
  238. for_each_set_bit(n, &status, chip->ngpio) {
  239. /* Clear the interrupt */
  240. sprd_pmic_eic_update(chip, n, SPRD_PMIC_EIC_IC, 1);
  241. girq = irq_find_mapping(chip->irq.domain, n);
  242. handle_nested_irq(girq);
  243. /*
  244. * The PMIC EIC can only support level trigger, so we can
  245. * toggle the level trigger to emulate the edge trigger.
  246. */
  247. sprd_pmic_eic_toggle_trigger(chip, girq, n);
  248. }
  249. return IRQ_HANDLED;
  250. }
  251. static const struct irq_chip pmic_eic_irq_chip = {
  252. .name = "sprd-pmic-eic",
  253. .irq_mask = sprd_pmic_eic_irq_mask,
  254. .irq_unmask = sprd_pmic_eic_irq_unmask,
  255. .irq_set_type = sprd_pmic_eic_irq_set_type,
  256. .irq_bus_lock = sprd_pmic_eic_bus_lock,
  257. .irq_bus_sync_unlock = sprd_pmic_eic_bus_sync_unlock,
  258. .flags = IRQCHIP_SKIP_SET_WAKE | IRQCHIP_IMMUTABLE,
  259. GPIOCHIP_IRQ_RESOURCE_HELPERS,
  260. };
  261. static int sprd_pmic_eic_probe(struct platform_device *pdev)
  262. {
  263. struct gpio_irq_chip *irq;
  264. struct sprd_pmic_eic *pmic_eic;
  265. int ret;
  266. pmic_eic = devm_kzalloc(&pdev->dev, sizeof(*pmic_eic), GFP_KERNEL);
  267. if (!pmic_eic)
  268. return -ENOMEM;
  269. mutex_init(&pmic_eic->buslock);
  270. pmic_eic->irq = platform_get_irq(pdev, 0);
  271. if (pmic_eic->irq < 0)
  272. return pmic_eic->irq;
  273. pmic_eic->map = dev_get_regmap(pdev->dev.parent, NULL);
  274. if (!pmic_eic->map)
  275. return -ENODEV;
  276. ret = of_property_read_u32(pdev->dev.of_node, "reg", &pmic_eic->offset);
  277. if (ret) {
  278. dev_err(&pdev->dev, "Failed to get PMIC EIC base address.\n");
  279. return ret;
  280. }
  281. ret = devm_request_threaded_irq(&pdev->dev, pmic_eic->irq, NULL,
  282. sprd_pmic_eic_irq_handler,
  283. IRQF_ONESHOT | IRQF_NO_SUSPEND,
  284. dev_name(&pdev->dev), pmic_eic);
  285. if (ret) {
  286. dev_err(&pdev->dev, "Failed to request PMIC EIC IRQ.\n");
  287. return ret;
  288. }
  289. pmic_eic->chip.label = dev_name(&pdev->dev);
  290. pmic_eic->chip.ngpio = SPRD_PMIC_EIC_NR;
  291. pmic_eic->chip.base = -1;
  292. pmic_eic->chip.parent = &pdev->dev;
  293. pmic_eic->chip.direction_input = sprd_pmic_eic_direction_input;
  294. pmic_eic->chip.request = sprd_pmic_eic_request;
  295. pmic_eic->chip.free = sprd_pmic_eic_free;
  296. pmic_eic->chip.set_config = sprd_pmic_eic_set_config;
  297. pmic_eic->chip.set = sprd_pmic_eic_set;
  298. pmic_eic->chip.get = sprd_pmic_eic_get;
  299. pmic_eic->chip.can_sleep = true;
  300. irq = &pmic_eic->chip.irq;
  301. gpio_irq_chip_set_chip(irq, &pmic_eic_irq_chip);
  302. irq->threaded = true;
  303. ret = devm_gpiochip_add_data(&pdev->dev, &pmic_eic->chip, pmic_eic);
  304. if (ret < 0) {
  305. dev_err(&pdev->dev, "Could not register gpiochip %d.\n", ret);
  306. return ret;
  307. }
  308. return 0;
  309. }
  310. static const struct of_device_id sprd_pmic_eic_of_match[] = {
  311. { .compatible = "sprd,sc2731-eic", },
  312. { /* end of list */ }
  313. };
  314. MODULE_DEVICE_TABLE(of, sprd_pmic_eic_of_match);
  315. static struct platform_driver sprd_pmic_eic_driver = {
  316. .probe = sprd_pmic_eic_probe,
  317. .driver = {
  318. .name = "sprd-pmic-eic",
  319. .of_match_table = sprd_pmic_eic_of_match,
  320. },
  321. };
  322. module_platform_driver(sprd_pmic_eic_driver);
  323. MODULE_DESCRIPTION("Spreadtrum PMIC EIC driver");
  324. MODULE_LICENSE("GPL v2");