cache-cp15.c 7.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2002
  4. * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
  5. */
  6. #include <common.h>
  7. #include <cpu_func.h>
  8. #include <log.h>
  9. #include <asm/global_data.h>
  10. #include <asm/system.h>
  11. #include <asm/cache.h>
  12. #include <linux/compiler.h>
  13. #include <asm/armv7_mpu.h>
  14. #if !(CONFIG_IS_ENABLED(SYS_ICACHE_OFF) && CONFIG_IS_ENABLED(SYS_DCACHE_OFF))
  15. DECLARE_GLOBAL_DATA_PTR;
  16. #ifdef CONFIG_SYS_ARM_MMU
  17. __weak void arm_init_before_mmu(void)
  18. {
  19. }
  20. static void set_section_phys(int section, phys_addr_t phys,
  21. enum dcache_option option)
  22. {
  23. #ifdef CONFIG_ARMV7_LPAE
  24. u64 *page_table = (u64 *)gd->arch.tlb_addr;
  25. /* Need to set the access flag to not fault */
  26. u64 value = TTB_SECT_AP | TTB_SECT_AF;
  27. #else
  28. u32 *page_table = (u32 *)gd->arch.tlb_addr;
  29. u32 value = TTB_SECT_AP;
  30. #endif
  31. /* Add the page offset */
  32. value |= phys;
  33. /* Add caching bits */
  34. value |= option;
  35. /* Set PTE */
  36. page_table[section] = value;
  37. }
  38. void set_section_dcache(int section, enum dcache_option option)
  39. {
  40. set_section_phys(section, (u32)section << MMU_SECTION_SHIFT, option);
  41. }
  42. __weak void mmu_page_table_flush(unsigned long start, unsigned long stop)
  43. {
  44. debug("%s: Warning: not implemented\n", __func__);
  45. }
  46. void mmu_set_region_dcache_behaviour_phys(phys_addr_t start, phys_addr_t phys,
  47. size_t size, enum dcache_option option)
  48. {
  49. #ifdef CONFIG_ARMV7_LPAE
  50. u64 *page_table = (u64 *)gd->arch.tlb_addr;
  51. #else
  52. u32 *page_table = (u32 *)gd->arch.tlb_addr;
  53. #endif
  54. unsigned long startpt, stoppt;
  55. unsigned long upto, end;
  56. /* div by 2 before start + size to avoid phys_addr_t overflow */
  57. end = ALIGN((start / 2) + (size / 2), MMU_SECTION_SIZE / 2)
  58. >> (MMU_SECTION_SHIFT - 1);
  59. start = start >> MMU_SECTION_SHIFT;
  60. #ifdef CONFIG_ARMV7_LPAE
  61. debug("%s: start=%pa, size=%zu, option=%llx\n", __func__, &start, size,
  62. option);
  63. #else
  64. debug("%s: start=%pa, size=%zu, option=0x%x\n", __func__, &start, size,
  65. option);
  66. #endif
  67. for (upto = start; upto < end; upto++, phys += MMU_SECTION_SIZE)
  68. set_section_phys(upto, phys, option);
  69. /*
  70. * Make sure range is cache line aligned
  71. * Only CPU maintains page tables, hence it is safe to always
  72. * flush complete cache lines...
  73. */
  74. startpt = (unsigned long)&page_table[start];
  75. startpt &= ~(CONFIG_SYS_CACHELINE_SIZE - 1);
  76. stoppt = (unsigned long)&page_table[end];
  77. stoppt = ALIGN(stoppt, CONFIG_SYS_CACHELINE_SIZE);
  78. mmu_page_table_flush(startpt, stoppt);
  79. }
  80. __weak void dram_bank_mmu_setup(int bank)
  81. {
  82. struct bd_info *bd = gd->bd;
  83. int i;
  84. /* bd->bi_dram is available only after relocation */
  85. if ((gd->flags & GD_FLG_RELOC) == 0)
  86. return;
  87. debug("%s: bank: %d\n", __func__, bank);
  88. for (i = bd->bi_dram[bank].start >> MMU_SECTION_SHIFT;
  89. i < (bd->bi_dram[bank].start >> MMU_SECTION_SHIFT) +
  90. (bd->bi_dram[bank].size >> MMU_SECTION_SHIFT);
  91. i++)
  92. set_section_dcache(i, DCACHE_DEFAULT_OPTION);
  93. }
  94. /* to activate the MMU we need to set up virtual memory: use 1M areas */
  95. static inline void mmu_setup(void)
  96. {
  97. int i;
  98. u32 reg;
  99. arm_init_before_mmu();
  100. /* Set up an identity-mapping for all 4GB, rw for everyone */
  101. for (i = 0; i < ((4096ULL * 1024 * 1024) >> MMU_SECTION_SHIFT); i++)
  102. set_section_dcache(i, DCACHE_OFF);
  103. for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {
  104. dram_bank_mmu_setup(i);
  105. }
  106. #if defined(CONFIG_ARMV7_LPAE) && __LINUX_ARM_ARCH__ != 4
  107. /* Set up 4 PTE entries pointing to our 4 1GB page tables */
  108. for (i = 0; i < 4; i++) {
  109. u64 *page_table = (u64 *)(gd->arch.tlb_addr + (4096 * 4));
  110. u64 tpt = gd->arch.tlb_addr + (4096 * i);
  111. page_table[i] = tpt | TTB_PAGETABLE;
  112. }
  113. reg = TTBCR_EAE;
  114. #if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH)
  115. reg |= TTBCR_ORGN0_WT | TTBCR_IRGN0_WT;
  116. #elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC)
  117. reg |= TTBCR_ORGN0_WBWA | TTBCR_IRGN0_WBWA;
  118. #else
  119. reg |= TTBCR_ORGN0_WBNWA | TTBCR_IRGN0_WBNWA;
  120. #endif
  121. if (is_hyp()) {
  122. /* Set HTCR to enable LPAE */
  123. asm volatile("mcr p15, 4, %0, c2, c0, 2"
  124. : : "r" (reg) : "memory");
  125. /* Set HTTBR0 */
  126. asm volatile("mcrr p15, 4, %0, %1, c2"
  127. :
  128. : "r"(gd->arch.tlb_addr + (4096 * 4)), "r"(0)
  129. : "memory");
  130. /* Set HMAIR */
  131. asm volatile("mcr p15, 4, %0, c10, c2, 0"
  132. : : "r" (MEMORY_ATTRIBUTES) : "memory");
  133. } else {
  134. /* Set TTBCR to enable LPAE */
  135. asm volatile("mcr p15, 0, %0, c2, c0, 2"
  136. : : "r" (reg) : "memory");
  137. /* Set 64-bit TTBR0 */
  138. asm volatile("mcrr p15, 0, %0, %1, c2"
  139. :
  140. : "r"(gd->arch.tlb_addr + (4096 * 4)), "r"(0)
  141. : "memory");
  142. /* Set MAIR */
  143. asm volatile("mcr p15, 0, %0, c10, c2, 0"
  144. : : "r" (MEMORY_ATTRIBUTES) : "memory");
  145. }
  146. #elif defined(CONFIG_CPU_V7A)
  147. if (is_hyp()) {
  148. /* Set HTCR to disable LPAE */
  149. asm volatile("mcr p15, 4, %0, c2, c0, 2"
  150. : : "r" (0) : "memory");
  151. } else {
  152. /* Set TTBCR to disable LPAE */
  153. asm volatile("mcr p15, 0, %0, c2, c0, 2"
  154. : : "r" (0) : "memory");
  155. }
  156. /* Set TTBR0 */
  157. reg = gd->arch.tlb_addr & TTBR0_BASE_ADDR_MASK;
  158. #if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH)
  159. reg |= TTBR0_RGN_WT | TTBR0_IRGN_WT;
  160. #elif defined(CONFIG_SYS_ARM_CACHE_WRITEALLOC)
  161. reg |= TTBR0_RGN_WBWA | TTBR0_IRGN_WBWA;
  162. #else
  163. reg |= TTBR0_RGN_WB | TTBR0_IRGN_WB;
  164. #endif
  165. asm volatile("mcr p15, 0, %0, c2, c0, 0"
  166. : : "r" (reg) : "memory");
  167. #else
  168. /* Copy the page table address to cp15 */
  169. asm volatile("mcr p15, 0, %0, c2, c0, 0"
  170. : : "r" (gd->arch.tlb_addr) : "memory");
  171. #endif
  172. /*
  173. * initial value of Domain Access Control Register (DACR)
  174. * Set the access control to client (1U) for each of the 16 domains
  175. */
  176. asm volatile("mcr p15, 0, %0, c3, c0, 0"
  177. : : "r" (0x55555555));
  178. /* and enable the mmu */
  179. reg = get_cr(); /* get control reg. */
  180. set_cr(reg | CR_M);
  181. }
  182. static int mmu_enabled(void)
  183. {
  184. return get_cr() & CR_M;
  185. }
  186. #endif /* CONFIG_SYS_ARM_MMU */
  187. /* cache_bit must be either CR_I or CR_C */
  188. static void cache_enable(uint32_t cache_bit)
  189. {
  190. uint32_t reg;
  191. /* The data cache is not active unless the mmu/mpu is enabled too */
  192. #ifdef CONFIG_SYS_ARM_MMU
  193. if ((cache_bit == CR_C) && !mmu_enabled())
  194. mmu_setup();
  195. #elif defined(CONFIG_SYS_ARM_MPU)
  196. if ((cache_bit == CR_C) && !mpu_enabled()) {
  197. printf("Consider enabling MPU before enabling caches\n");
  198. return;
  199. }
  200. #endif
  201. reg = get_cr(); /* get control reg. */
  202. set_cr(reg | cache_bit);
  203. }
  204. /* cache_bit must be either CR_I or CR_C */
  205. static void cache_disable(uint32_t cache_bit)
  206. {
  207. uint32_t reg;
  208. reg = get_cr();
  209. if (cache_bit == CR_C) {
  210. /* if cache isn;t enabled no need to disable */
  211. if ((reg & CR_C) != CR_C)
  212. return;
  213. #ifdef CONFIG_SYS_ARM_MMU
  214. /* if disabling data cache, disable mmu too */
  215. cache_bit |= CR_M;
  216. #endif
  217. }
  218. reg = get_cr();
  219. #ifdef CONFIG_SYS_ARM_MMU
  220. if (cache_bit == (CR_C | CR_M))
  221. #elif defined(CONFIG_SYS_ARM_MPU)
  222. if (cache_bit == CR_C)
  223. #endif
  224. flush_dcache_all();
  225. set_cr(reg & ~cache_bit);
  226. }
  227. #endif
  228. #if CONFIG_IS_ENABLED(SYS_ICACHE_OFF)
  229. void icache_enable(void)
  230. {
  231. return;
  232. }
  233. void icache_disable(void)
  234. {
  235. return;
  236. }
  237. int icache_status(void)
  238. {
  239. return 0; /* always off */
  240. }
  241. #else
  242. void icache_enable(void)
  243. {
  244. cache_enable(CR_I);
  245. }
  246. void icache_disable(void)
  247. {
  248. cache_disable(CR_I);
  249. }
  250. int icache_status(void)
  251. {
  252. return (get_cr() & CR_I) != 0;
  253. }
  254. #endif
  255. #if CONFIG_IS_ENABLED(SYS_DCACHE_OFF)
  256. void dcache_enable(void)
  257. {
  258. return;
  259. }
  260. void dcache_disable(void)
  261. {
  262. return;
  263. }
  264. int dcache_status(void)
  265. {
  266. return 0; /* always off */
  267. }
  268. void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size,
  269. enum dcache_option option)
  270. {
  271. }
  272. #else
  273. void dcache_enable(void)
  274. {
  275. cache_enable(CR_C);
  276. }
  277. void dcache_disable(void)
  278. {
  279. cache_disable(CR_C);
  280. }
  281. int dcache_status(void)
  282. {
  283. return (get_cr() & CR_C) != 0;
  284. }
  285. void mmu_set_region_dcache_behaviour(phys_addr_t start, size_t size,
  286. enum dcache_option option)
  287. {
  288. mmu_set_region_dcache_behaviour_phys(start, start, size, option);
  289. }
  290. #endif