exynos4_setup.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Machine Specific Values for EXYNOS4012 based board
  4. *
  5. * Copyright (C) 2011 Samsung Electronics
  6. */
  7. #ifndef _ORIGEN_SETUP_H
  8. #define _ORIGEN_SETUP_H
  9. #include <config.h>
  10. #include <asm/arch/cpu.h>
  11. /* Bus Configuration Register Address */
  12. #define ASYNC_CONFIG 0x10010350
  13. /* CLK_SRC_CPU */
  14. #define MUX_HPM_SEL_MOUTAPLL 0x0
  15. #define MUX_HPM_SEL_SCLKMPLL 0x1
  16. #define MUX_CORE_SEL_MOUTAPLL 0x0
  17. #define MUX_CORE_SEL_SCLKMPLL 0x1
  18. #define MUX_MPLL_SEL_FILPLL 0x0
  19. #define MUX_MPLL_SEL_MOUTMPLLFOUT 0x1
  20. #define MUX_APLL_SEL_FILPLL 0x0
  21. #define MUX_APLL_SEL_MOUTMPLLFOUT 0x1
  22. #define CLK_SRC_CPU_VAL ((MUX_HPM_SEL_MOUTAPLL << 20) \
  23. | (MUX_CORE_SEL_MOUTAPLL << 16) \
  24. | (MUX_MPLL_SEL_MOUTMPLLFOUT << 8)\
  25. | (MUX_APLL_SEL_MOUTMPLLFOUT << 0))
  26. /* CLK_DIV_CPU0 */
  27. #define APLL_RATIO 0x0
  28. #define PCLK_DBG_RATIO 0x1
  29. #define ATB_RATIO 0x3
  30. #define PERIPH_RATIO 0x3
  31. #define COREM1_RATIO 0x7
  32. #define COREM0_RATIO 0x3
  33. #define CORE_RATIO 0x0
  34. #define CLK_DIV_CPU0_VAL ((APLL_RATIO << 24) \
  35. | (PCLK_DBG_RATIO << 20) \
  36. | (ATB_RATIO << 16) \
  37. | (PERIPH_RATIO << 12) \
  38. | (COREM1_RATIO << 8) \
  39. | (COREM0_RATIO << 4) \
  40. | (CORE_RATIO << 0))
  41. /* CLK_DIV_CPU1 */
  42. #define HPM_RATIO 0x0
  43. #define COPY_RATIO 0x3
  44. #define CLK_DIV_CPU1_VAL ((HPM_RATIO << 4) | (COPY_RATIO))
  45. /* CLK_SRC_DMC */
  46. #define MUX_PWI_SEL_XXTI 0x0
  47. #define MUX_PWI_SEL_XUSBXTI 0x1
  48. #define MUX_PWI_SEL_SCLK_HDMI24M 0x2
  49. #define MUX_PWI_SEL_SCLK_USBPHY0 0x3
  50. #define MUX_PWI_SEL_SCLK_USBPHY1 0x4
  51. #define MUX_PWI_SEL_SCLK_HDMIPHY 0x5
  52. #define MUX_PWI_SEL_SCLKMPLL 0x6
  53. #define MUX_PWI_SEL_SCLKEPLL 0x7
  54. #define MUX_PWI_SEL_SCLKVPLL 0x8
  55. #define MUX_DPHY_SEL_SCLKMPLL 0x0
  56. #define MUX_DPHY_SEL_SCLKAPLL 0x1
  57. #define MUX_DMC_BUS_SEL_SCLKMPLL 0x0
  58. #define MUX_DMC_BUS_SEL_SCLKAPLL 0x1
  59. #define CLK_SRC_DMC_VAL ((MUX_PWI_SEL_XUSBXTI << 16) \
  60. | (MUX_DPHY_SEL_SCLKMPLL << 8) \
  61. | (MUX_DMC_BUS_SEL_SCLKMPLL << 4))
  62. /* CLK_DIV_DMC0 */
  63. #define CORE_TIMERS_RATIO 0x1
  64. #define COPY2_RATIO 0x3
  65. #define DMCP_RATIO 0x1
  66. #define DMCD_RATIO 0x1
  67. #define DMC_RATIO 0x1
  68. #define DPHY_RATIO 0x1
  69. #define ACP_PCLK_RATIO 0x1
  70. #define ACP_RATIO 0x3
  71. #define CLK_DIV_DMC0_VAL ((CORE_TIMERS_RATIO << 28) \
  72. | (COPY2_RATIO << 24) \
  73. | (DMCP_RATIO << 20) \
  74. | (DMCD_RATIO << 16) \
  75. | (DMC_RATIO << 12) \
  76. | (DPHY_RATIO << 8) \
  77. | (ACP_PCLK_RATIO << 4) \
  78. | (ACP_RATIO << 0))
  79. /* CLK_DIV_DMC1 */
  80. #define DPM_RATIO 0x1
  81. #define DVSEM_RATIO 0x1
  82. #define PWI_RATIO 0x1
  83. #define CLK_DIV_DMC1_VAL ((DPM_RATIO << 24) \
  84. | (DVSEM_RATIO << 16) \
  85. | (PWI_RATIO << 8))
  86. /* CLK_SRC_TOP0 */
  87. #define MUX_ONENAND_SEL_ACLK_133 0x0
  88. #define MUX_ONENAND_SEL_ACLK_160 0x1
  89. #define MUX_ACLK_133_SEL_SCLKMPLL 0x0
  90. #define MUX_ACLK_133_SEL_SCLKAPLL 0x1
  91. #define MUX_ACLK_160_SEL_SCLKMPLL 0x0
  92. #define MUX_ACLK_160_SEL_SCLKAPLL 0x1
  93. #define MUX_ACLK_100_SEL_SCLKMPLL 0x0
  94. #define MUX_ACLK_100_SEL_SCLKAPLL 0x1
  95. #define MUX_ACLK_200_SEL_SCLKMPLL 0x0
  96. #define MUX_ACLK_200_SEL_SCLKAPLL 0x1
  97. #define MUX_VPLL_SEL_FINPLL 0x0
  98. #define MUX_VPLL_SEL_FOUTVPLL 0x1
  99. #define MUX_EPLL_SEL_FINPLL 0x0
  100. #define MUX_EPLL_SEL_FOUTEPLL 0x1
  101. #define MUX_ONENAND_1_SEL_MOUTONENAND 0x0
  102. #define MUX_ONENAND_1_SEL_SCLKVPLL 0x1
  103. #define CLK_SRC_TOP0_VAL ((MUX_ONENAND_SEL_ACLK_133 << 28) \
  104. | (MUX_ACLK_133_SEL_SCLKMPLL << 24) \
  105. | (MUX_ACLK_160_SEL_SCLKMPLL << 20) \
  106. | (MUX_ACLK_100_SEL_SCLKMPLL << 16) \
  107. | (MUX_ACLK_200_SEL_SCLKMPLL << 12) \
  108. | (MUX_VPLL_SEL_FINPLL << 8) \
  109. | (MUX_EPLL_SEL_FINPLL << 4)\
  110. | (MUX_ONENAND_1_SEL_MOUTONENAND << 0))
  111. /* CLK_SRC_TOP1 */
  112. #define VPLLSRC_SEL_FINPLL 0x0
  113. #define VPLLSRC_SEL_SCLKHDMI24M 0x1
  114. #define CLK_SRC_TOP1_VAL (VPLLSRC_SEL_FINPLL)
  115. /* CLK_DIV_TOP */
  116. #define ONENAND_RATIO 0x0
  117. #define ACLK_133_RATIO 0x5
  118. #define ACLK_160_RATIO 0x4
  119. #define ACLK_100_RATIO 0x7
  120. #define ACLK_200_RATIO 0x3
  121. #define CLK_DIV_TOP_VAL ((ONENAND_RATIO << 16) \
  122. | (ACLK_133_RATIO << 12)\
  123. | (ACLK_160_RATIO << 8) \
  124. | (ACLK_100_RATIO << 4) \
  125. | (ACLK_200_RATIO << 0))
  126. /* CLK_SRC_LEFTBUS */
  127. #define MUX_GDL_SEL_SCLKMPLL 0x0
  128. #define MUX_GDL_SEL_SCLKAPLL 0x1
  129. #define CLK_SRC_LEFTBUS_VAL (MUX_GDL_SEL_SCLKMPLL)
  130. /* CLK_DIV_LEFTBUS */
  131. #define GPL_RATIO 0x1
  132. #define GDL_RATIO 0x3
  133. #define CLK_DIV_LEFTBUS_VAL ((GPL_RATIO << 4) | (GDL_RATIO))
  134. /* CLK_SRC_RIGHTBUS */
  135. #define MUX_GDR_SEL_SCLKMPLL 0x0
  136. #define MUX_GDR_SEL_SCLKAPLL 0x1
  137. #define CLK_SRC_RIGHTBUS_VAL (MUX_GDR_SEL_SCLKMPLL)
  138. /* CLK_DIV_RIGHTBUS */
  139. #define GPR_RATIO 0x1
  140. #define GDR_RATIO 0x3
  141. #define CLK_DIV_RIGHTBUS_VAL ((GPR_RATIO << 4) | (GDR_RATIO))
  142. /* CLK_SRS_FSYS: 6 = SCLKMPLL */
  143. #define SATA_SEL_SCLKMPLL 0
  144. #define SATA_SEL_SCLKAPLL 1
  145. #define MMC_SEL_XXTI 0
  146. #define MMC_SEL_XUSBXTI 1
  147. #define MMC_SEL_SCLK_HDMI24M 2
  148. #define MMC_SEL_SCLK_USBPHY0 3
  149. #define MMC_SEL_SCLK_USBPHY1 4
  150. #define MMC_SEL_SCLK_HDMIPHY 5
  151. #define MMC_SEL_SCLKMPLL 6
  152. #define MMC_SEL_SCLKEPLL 7
  153. #define MMC_SEL_SCLKVPLL 8
  154. #define MMCC0_SEL MMC_SEL_SCLKMPLL
  155. #define MMCC1_SEL MMC_SEL_SCLKMPLL
  156. #define MMCC2_SEL MMC_SEL_SCLKMPLL
  157. #define MMCC3_SEL MMC_SEL_SCLKMPLL
  158. #define MMCC4_SEL MMC_SEL_SCLKMPLL
  159. #define CLK_SRC_FSYS_VAL ((SATA_SEL_SCLKMPLL << 24) \
  160. | (MMCC4_SEL << 16) \
  161. | (MMCC3_SEL << 12) \
  162. | (MMCC2_SEL << 8) \
  163. | (MMCC1_SEL << 4) \
  164. | (MMCC0_SEL << 0))
  165. /* SCLK_MMC[0-4] = MOUTMMC[0-4]/(MMC[0-4]_RATIO + 1)/(MMC[0-4]_PRE_RATIO +1) */
  166. /* CLK_DIV_FSYS1 */
  167. #define MMC0_RATIO 0xF
  168. #define MMC0_PRE_RATIO 0x0
  169. #define MMC1_RATIO 0xF
  170. #define MMC1_PRE_RATIO 0x0
  171. #define CLK_DIV_FSYS1_VAL ((MMC1_PRE_RATIO << 24) \
  172. | (MMC1_RATIO << 16) \
  173. | (MMC0_PRE_RATIO << 8) \
  174. | (MMC0_RATIO << 0))
  175. /* CLK_DIV_FSYS2 */
  176. #define MMC2_RATIO 0xF
  177. #define MMC2_PRE_RATIO 0x0
  178. #define MMC3_RATIO 0xF
  179. #define MMC3_PRE_RATIO 0x0
  180. #define CLK_DIV_FSYS2_VAL ((MMC3_PRE_RATIO << 24) \
  181. | (MMC3_RATIO << 16) \
  182. | (MMC2_PRE_RATIO << 8) \
  183. | (MMC2_RATIO << 0))
  184. /* CLK_DIV_FSYS3 */
  185. #define MMC4_RATIO 0xF
  186. #define MMC4_PRE_RATIO 0x0
  187. #define CLK_DIV_FSYS3_VAL ((MMC4_PRE_RATIO << 8) \
  188. | (MMC4_RATIO << 0))
  189. /* CLK_SRC_PERIL0 */
  190. #define UART_SEL_XXTI 0
  191. #define UART_SEL_XUSBXTI 1
  192. #define UART_SEL_SCLK_HDMI24M 2
  193. #define UART_SEL_SCLK_USBPHY0 3
  194. #define UART_SEL_SCLK_USBPHY1 4
  195. #define UART_SEL_SCLK_HDMIPHY 5
  196. #define UART_SEL_SCLKMPLL 6
  197. #define UART_SEL_SCLKEPLL 7
  198. #define UART_SEL_SCLKVPLL 8
  199. #define UART0_SEL UART_SEL_SCLKMPLL
  200. #define UART1_SEL UART_SEL_SCLKMPLL
  201. #define UART2_SEL UART_SEL_SCLKMPLL
  202. #define UART3_SEL UART_SEL_SCLKMPLL
  203. #define UART4_SEL UART_SEL_SCLKMPLL
  204. #define CLK_SRC_PERIL0_VAL ((UART4_SEL << 16) \
  205. | (UART3_SEL << 12) \
  206. | (UART2_SEL << 8) \
  207. | (UART1_SEL << 4) \
  208. | (UART0_SEL << 0))
  209. /* SCLK_UART[0-4] = MOUTUART[0-4]/(UART[0-4]_RATIO + 1) */
  210. /* CLK_DIV_PERIL0 */
  211. #define UART0_RATIO 7
  212. #define UART1_RATIO 7
  213. #define UART2_RATIO 7
  214. #define UART3_RATIO 7
  215. #define UART4_RATIO 7
  216. #define CLK_DIV_PERIL0_VAL ((UART4_RATIO << 16) \
  217. | (UART3_RATIO << 12) \
  218. | (UART2_RATIO << 8) \
  219. | (UART1_RATIO << 4) \
  220. | (UART0_RATIO << 0))
  221. /* Clock Source CAM/FIMC */
  222. /* CLK_SRC_CAM */
  223. #define CAM0_SEL_XUSBXTI 1
  224. #define CAM1_SEL_XUSBXTI 1
  225. #define CSIS0_SEL_XUSBXTI 1
  226. #define CSIS1_SEL_XUSBXTI 1
  227. #define FIMC_SEL_SCLKMPLL 6
  228. #define FIMC0_LCLK_SEL FIMC_SEL_SCLKMPLL
  229. #define FIMC1_LCLK_SEL FIMC_SEL_SCLKMPLL
  230. #define FIMC2_LCLK_SEL FIMC_SEL_SCLKMPLL
  231. #define FIMC3_LCLK_SEL FIMC_SEL_SCLKMPLL
  232. #define CLK_SRC_CAM_VAL ((CSIS1_SEL_XUSBXTI << 28) \
  233. | (CSIS0_SEL_XUSBXTI << 24) \
  234. | (CAM1_SEL_XUSBXTI << 20) \
  235. | (CAM0_SEL_XUSBXTI << 16) \
  236. | (FIMC3_LCLK_SEL << 12) \
  237. | (FIMC2_LCLK_SEL << 8) \
  238. | (FIMC1_LCLK_SEL << 4) \
  239. | (FIMC0_LCLK_SEL << 0))
  240. /* SCLK CAM */
  241. /* CLK_DIV_CAM */
  242. #define FIMC0_LCLK_RATIO 4
  243. #define FIMC1_LCLK_RATIO 4
  244. #define FIMC2_LCLK_RATIO 4
  245. #define FIMC3_LCLK_RATIO 4
  246. #define CLK_DIV_CAM_VAL ((FIMC3_LCLK_RATIO << 12) \
  247. | (FIMC2_LCLK_RATIO << 8) \
  248. | (FIMC1_LCLK_RATIO << 4) \
  249. | (FIMC0_LCLK_RATIO << 0))
  250. /* SCLK MFC */
  251. /* CLK_SRC_MFC */
  252. #define MFC_SEL_MPLL 0
  253. #define MOUTMFC_0 0
  254. #define MFC_SEL MOUTMFC_0
  255. #define MFC_0_SEL MFC_SEL_MPLL
  256. #define CLK_SRC_MFC_VAL ((MFC_SEL << 8) | (MFC_0_SEL))
  257. /* CLK_DIV_MFC */
  258. #define MFC_RATIO 3
  259. #define CLK_DIV_MFC_VAL (MFC_RATIO)
  260. /* SCLK G3D */
  261. /* CLK_SRC_G3D */
  262. #define G3D_SEL_MPLL 0
  263. #define MOUTG3D_0 0
  264. #define G3D_SEL MOUTG3D_0
  265. #define G3D_0_SEL G3D_SEL_MPLL
  266. #define CLK_SRC_G3D_VAL ((G3D_SEL << 8) | (G3D_0_SEL))
  267. /* CLK_DIV_G3D */
  268. #define G3D_RATIO 1
  269. #define CLK_DIV_G3D_VAL (G3D_RATIO)
  270. /* SCLK LCD0 */
  271. /* CLK_SRC_LCD0 */
  272. #define FIMD_SEL_SCLKMPLL 6
  273. #define MDNIE0_SEL_XUSBXTI 1
  274. #define MDNIE_PWM0_SEL_XUSBXTI 1
  275. #define MIPI0_SEL_XUSBXTI 1
  276. #define CLK_SRC_LCD0_VAL ((MIPI0_SEL_XUSBXTI << 12) \
  277. | (MDNIE_PWM0_SEL_XUSBXTI << 8) \
  278. | (MDNIE0_SEL_XUSBXTI << 4) \
  279. | (FIMD_SEL_SCLKMPLL << 0))
  280. /* CLK_DIV_LCD0 */
  281. #define FIMD0_RATIO 4
  282. #define CLK_DIV_LCD0_VAL (FIMD0_RATIO)
  283. /* Required period to generate a stable clock output */
  284. /* PLL_LOCK_TIME */
  285. #define PLL_LOCKTIME 0x1C20
  286. /* PLL Values */
  287. #define DISABLE 0
  288. #define ENABLE 1
  289. #define SET_PLL(mdiv, pdiv, sdiv) ((ENABLE << 31)\
  290. | (mdiv << 16) \
  291. | (pdiv << 8) \
  292. | (sdiv << 0))
  293. /* APLL_CON0 */
  294. #define APLL_MDIV 0xFA
  295. #define APLL_PDIV 0x6
  296. #define APLL_SDIV 0x1
  297. #define APLL_CON0_VAL SET_PLL(APLL_MDIV, APLL_PDIV, APLL_SDIV)
  298. /* APLL_CON1 */
  299. #define APLL_AFC_ENB 0x1
  300. #define APLL_AFC 0xC
  301. #define APLL_CON1_VAL ((APLL_AFC_ENB << 31) | (APLL_AFC << 0))
  302. /* MPLL_CON0 */
  303. #define MPLL_MDIV 0xC8
  304. #define MPLL_PDIV 0x6
  305. #define MPLL_SDIV 0x1
  306. #define MPLL_CON0_VAL SET_PLL(MPLL_MDIV, MPLL_PDIV, MPLL_SDIV)
  307. /* MPLL_CON1 */
  308. #define MPLL_AFC_ENB 0x0
  309. #define MPLL_AFC 0x1C
  310. #define MPLL_CON1_VAL ((MPLL_AFC_ENB << 31) | (MPLL_AFC << 0))
  311. /* EPLL_CON0 */
  312. #define EPLL_MDIV 0x30
  313. #define EPLL_PDIV 0x3
  314. #define EPLL_SDIV 0x2
  315. #define EPLL_CON0_VAL SET_PLL(EPLL_MDIV, EPLL_PDIV, EPLL_SDIV)
  316. /* EPLL_CON1 */
  317. #define EPLL_K 0x0
  318. #define EPLL_CON1_VAL (EPLL_K >> 0)
  319. /* VPLL_CON0 */
  320. #define VPLL_MDIV 0x35
  321. #define VPLL_PDIV 0x3
  322. #define VPLL_SDIV 0x2
  323. #define VPLL_CON0_VAL SET_PLL(VPLL_MDIV, VPLL_PDIV, VPLL_SDIV)
  324. /* VPLL_CON1 */
  325. #define VPLL_SSCG_EN DISABLE
  326. #define VPLL_SEL_PF_DN_SPREAD 0x0
  327. #define VPLL_MRR 0x11
  328. #define VPLL_MFR 0x0
  329. #define VPLL_K 0x400
  330. #define VPLL_CON1_VAL ((VPLL_SSCG_EN << 31)\
  331. | (VPLL_SEL_PF_DN_SPREAD << 29) \
  332. | (VPLL_MRR << 24) \
  333. | (VPLL_MFR << 16) \
  334. | (VPLL_K << 0))
  335. /* DMC */
  336. #define DIRECT_CMD_NOP 0x07000000
  337. #define DIRECT_CMD_ZQ 0x0a000000
  338. #define DIRECT_CMD_CHIP1_SHIFT (1 << 20)
  339. #define MEM_TIMINGS_MSR_COUNT 4
  340. #define CTRL_START (1 << 0)
  341. #define CTRL_DLL_ON (1 << 1)
  342. #define AREF_EN (1 << 5)
  343. #define DRV_TYPE (1 << 6)
  344. struct mem_timings {
  345. unsigned direct_cmd_msr[MEM_TIMINGS_MSR_COUNT];
  346. unsigned timingref;
  347. unsigned timingrow;
  348. unsigned timingdata;
  349. unsigned timingpower;
  350. unsigned zqcontrol;
  351. unsigned control0;
  352. unsigned control1;
  353. unsigned control2;
  354. unsigned concontrol;
  355. unsigned prechconfig;
  356. unsigned memcontrol;
  357. unsigned memconfig0;
  358. unsigned memconfig1;
  359. unsigned dll_resync;
  360. unsigned dll_on;
  361. };
  362. /* MIU */
  363. /* MIU Config Register Offsets*/
  364. #define APB_SFR_INTERLEAVE_CONF_OFFSET 0x400
  365. #define APB_SFR_ARBRITATION_CONF_OFFSET 0xC00
  366. #define ABP_SFR_SLV_ADDRMAP_CONF_OFFSET 0x800
  367. #define ABP_SFR_INTERLEAVE_ADDRMAP_START_OFFSET 0x808
  368. #define ABP_SFR_INTERLEAVE_ADDRMAP_END_OFFSET 0x810
  369. #define ABP_SFR_SLV0_SINGLE_ADDRMAP_START_OFFSET 0x818
  370. #define ABP_SFR_SLV0_SINGLE_ADDRMAP_END_OFFSET 0x820
  371. #define ABP_SFR_SLV1_SINGLE_ADDRMAP_START_OFFSET 0x828
  372. #define ABP_SFR_SLV1_SINGLE_ADDRMAP_END_OFFSET 0x830
  373. #ifdef CONFIG_TARGET_ORIGEN
  374. /* Interleave: 2Bit, Interleave_bit1: 0x15, Interleave_bit0: 0x7 */
  375. #define APB_SFR_INTERLEAVE_CONF_VAL 0x20001507
  376. #define APB_SFR_ARBRITATION_CONF_VAL 0x00000001
  377. #endif
  378. #define INTERLEAVE_ADDR_MAP_START_ADDR 0x40000000
  379. #define INTERLEAVE_ADDR_MAP_END_ADDR 0xbfffffff
  380. #define INTERLEAVE_ADDR_MAP_EN 0x00000001
  381. #ifdef CONFIG_MIU_1BIT_INTERLEAVED
  382. /* Interleave_bit0: 0xC*/
  383. #define APB_SFR_INTERLEAVE_CONF_VAL 0x0000000c
  384. #endif
  385. #ifdef CONFIG_MIU_2BIT_INTERLEAVED
  386. /* Interleave: 2Bit, Interleave_bit1: 0x15, Interleave_bit0: 0xc */
  387. #define APB_SFR_INTERLEAVE_CONF_VAL 0x2000150c
  388. #endif
  389. #define SLAVE0_SINGLE_ADDR_MAP_START_ADDR 0x40000000
  390. #define SLAVE0_SINGLE_ADDR_MAP_END_ADDR 0x7fffffff
  391. #define SLAVE1_SINGLE_ADDR_MAP_START_ADDR 0x80000000
  392. #define SLAVE1_SINGLE_ADDR_MAP_END_ADDR 0xbfffffff
  393. /* Enable SME0 and SME1*/
  394. #define APB_SFR_SLV_ADDR_MAP_CONF_VAL 0x00000006
  395. #define FORCE_DLL_RESYNC 3
  396. #define DLL_CONTROL_ON 1
  397. #define DIRECT_CMD1 0x00020000
  398. #define DIRECT_CMD2 0x00030000
  399. #define DIRECT_CMD3 0x00010002
  400. #define DIRECT_CMD4 0x00000328
  401. #define CTRL_ZQ_MODE_NOTERM (0x1 << 0)
  402. #define CTRL_ZQ_START (0x1 << 1)
  403. #define CTRL_ZQ_DIV (0 << 4)
  404. #define CTRL_ZQ_MODE_DDS (0x7 << 8)
  405. #define CTRL_ZQ_MODE_TERM (0x2 << 11)
  406. #define CTRL_ZQ_FORCE_IMPN (0x5 << 14)
  407. #define CTRL_ZQ_FORCE_IMPP (0x6 << 17)
  408. #define CTRL_DCC (0xE38 << 20)
  409. #define ZQ_CONTROL_VAL (CTRL_ZQ_MODE_NOTERM | CTRL_ZQ_START\
  410. | CTRL_ZQ_DIV | CTRL_ZQ_MODE_DDS\
  411. | CTRL_ZQ_MODE_TERM | CTRL_ZQ_FORCE_IMPN\
  412. | CTRL_ZQ_FORCE_IMPP | CTRL_DCC)
  413. #define ASYNC (0 << 0)
  414. #define CLK_RATIO (1 << 1)
  415. #define DIV_PIPE (1 << 3)
  416. #define AWR_ON (1 << 4)
  417. #define AREF_DISABLE (0 << 5)
  418. #define DRV_TYPE_DISABLE (0 << 6)
  419. #define CHIP0_NOT_EMPTY (0 << 8)
  420. #define CHIP1_NOT_EMPTY (0 << 9)
  421. #define DQ_SWAP_DISABLE (0 << 10)
  422. #define QOS_FAST_DISABLE (0 << 11)
  423. #define RD_FETCH (0x3 << 12)
  424. #define TIMEOUT_LEVEL0 (0xFFF << 16)
  425. #define CONCONTROL_VAL (ASYNC | CLK_RATIO | DIV_PIPE | AWR_ON\
  426. | AREF_DISABLE | DRV_TYPE_DISABLE\
  427. | CHIP0_NOT_EMPTY | CHIP1_NOT_EMPTY\
  428. | DQ_SWAP_DISABLE | QOS_FAST_DISABLE\
  429. | RD_FETCH | TIMEOUT_LEVEL0)
  430. #define CLK_STOP_DISABLE (0 << 1)
  431. #define DPWRDN_DISABLE (0 << 2)
  432. #define DPWRDN_TYPE (0 << 3)
  433. #define TP_DISABLE (0 << 4)
  434. #define DSREF_DIABLE (0 << 5)
  435. #define ADD_LAT_PALL (1 << 6)
  436. #define MEM_TYPE_DDR3 (0x6 << 8)
  437. #define MEM_WIDTH_32 (0x2 << 12)
  438. #define NUM_CHIP_2 (1 << 16)
  439. #define BL_8 (0x3 << 20)
  440. #define MEMCONTROL_VAL (CLK_STOP_DISABLE | DPWRDN_DISABLE\
  441. | DPWRDN_TYPE | TP_DISABLE | DSREF_DIABLE\
  442. | ADD_LAT_PALL | MEM_TYPE_DDR3 | MEM_WIDTH_32\
  443. | NUM_CHIP_2 | BL_8)
  444. #define CHIP_BANK_8 (0x3 << 0)
  445. #define CHIP_ROW_14 (0x2 << 4)
  446. #define CHIP_COL_10 (0x3 << 8)
  447. #define CHIP_MAP_INTERLEAVED (1 << 12)
  448. #define CHIP_MASK (0xe0 << 16)
  449. #ifdef CONFIG_MIU_LINEAR
  450. #define CHIP0_BASE (0x40 << 24)
  451. #define CHIP1_BASE (0x60 << 24)
  452. #else
  453. #define CHIP0_BASE (0x20 << 24)
  454. #define CHIP1_BASE (0x40 << 24)
  455. #endif
  456. #define MEMCONFIG0_VAL (CHIP_BANK_8 | CHIP_ROW_14 | CHIP_COL_10\
  457. | CHIP_MAP_INTERLEAVED | CHIP_MASK | CHIP0_BASE)
  458. #define MEMCONFIG1_VAL (CHIP_BANK_8 | CHIP_ROW_14 | CHIP_COL_10\
  459. | CHIP_MAP_INTERLEAVED | CHIP_MASK | CHIP1_BASE)
  460. #define TP_CNT (0xff << 24)
  461. #define PRECHCONFIG TP_CNT
  462. #define CTRL_OFF (0 << 0)
  463. #define CTRL_DLL_OFF (0 << 1)
  464. #define CTRL_HALF (0 << 2)
  465. #define CTRL_DFDQS (1 << 3)
  466. #define DQS_DELAY (0 << 4)
  467. #define CTRL_START_POINT (0x10 << 8)
  468. #define CTRL_INC (0x10 << 16)
  469. #define CTRL_FORCE (0x71 << 24)
  470. #define CONTROL0_VAL (CTRL_OFF | CTRL_DLL_OFF | CTRL_HALF\
  471. | CTRL_DFDQS | DQS_DELAY | CTRL_START_POINT\
  472. | CTRL_INC | CTRL_FORCE)
  473. #define CTRL_SHIFTC (0x6 << 0)
  474. #define CTRL_REF (8 << 4)
  475. #define CTRL_SHGATE (1 << 29)
  476. #define TERM_READ_EN (1 << 30)
  477. #define TERM_WRITE_EN (1 << 31)
  478. #define CONTROL1_VAL (CTRL_SHIFTC | CTRL_REF | CTRL_SHGATE\
  479. | TERM_READ_EN | TERM_WRITE_EN)
  480. #define CONTROL2_VAL 0x00000000
  481. #ifdef CONFIG_TARGET_ORIGEN
  482. #define TIMINGREF_VAL 0x000000BB
  483. #define TIMINGROW_VAL 0x4046654f
  484. #define TIMINGDATA_VAL 0x46400506
  485. #define TIMINGPOWER_VAL 0x52000A3C
  486. #else
  487. #define TIMINGREF_VAL 0x000000BC
  488. #define TIMINGROW_VAL 0x45430506
  489. #define TIMINGDATA_VAL 0x56500506
  490. #define TIMINGPOWER_VAL 0x5444033d
  491. #endif
  492. #endif