board2.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * (C) Copyright 2010,2011
  4. * NVIDIA Corporation <www.nvidia.com>
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <env.h>
  9. #include <errno.h>
  10. #include <init.h>
  11. #include <log.h>
  12. #include <ns16550.h>
  13. #include <usb.h>
  14. #include <asm/global_data.h>
  15. #include <asm/io.h>
  16. #include <asm/arch-tegra/ap.h>
  17. #include <asm/arch-tegra/board.h>
  18. #include <asm/arch-tegra/cboot.h>
  19. #include <asm/arch-tegra/clk_rst.h>
  20. #include <asm/arch-tegra/pmc.h>
  21. #include <asm/arch-tegra/pmu.h>
  22. #include <asm/arch-tegra/sys_proto.h>
  23. #include <asm/arch-tegra/uart.h>
  24. #include <asm/arch-tegra/warmboot.h>
  25. #include <asm/arch-tegra/gpu.h>
  26. #include <asm/arch-tegra/usb.h>
  27. #include <asm/arch-tegra/xusb-padctl.h>
  28. #if IS_ENABLED(CONFIG_TEGRA_CLKRST)
  29. #include <asm/arch/clock.h>
  30. #endif
  31. #if IS_ENABLED(CONFIG_TEGRA_PINCTRL)
  32. #include <asm/arch/funcmux.h>
  33. #include <asm/arch/pinmux.h>
  34. #endif
  35. #include <asm/arch/tegra.h>
  36. #ifdef CONFIG_TEGRA_CLOCK_SCALING
  37. #include <asm/arch/emc.h>
  38. #endif
  39. #include "emc.h"
  40. DECLARE_GLOBAL_DATA_PTR;
  41. #ifdef CONFIG_SPL_BUILD
  42. /* TODO(sjg@chromium.org): Remove once SPL supports device tree */
  43. U_BOOT_DRVINFO(tegra_gpios) = {
  44. "gpio_tegra"
  45. };
  46. #endif
  47. __weak void pinmux_init(void) {}
  48. __weak void pin_mux_usb(void) {}
  49. __weak void pin_mux_spi(void) {}
  50. __weak void pin_mux_mmc(void) {}
  51. __weak void gpio_early_init_uart(void) {}
  52. __weak void pin_mux_display(void) {}
  53. __weak void start_cpu_fan(void) {}
  54. __weak void cboot_late_init(void) {}
  55. __weak void nvidia_board_late_init(void) {}
  56. #if defined(CONFIG_TEGRA_NAND)
  57. __weak void pin_mux_nand(void)
  58. {
  59. funcmux_select(PERIPH_ID_NDFLASH, FUNCMUX_DEFAULT);
  60. }
  61. #endif
  62. /*
  63. * Routine: power_det_init
  64. * Description: turn off power detects
  65. */
  66. static void power_det_init(void)
  67. {
  68. #if defined(CONFIG_TEGRA20)
  69. struct pmc_ctlr *const pmc = (struct pmc_ctlr *)NV_PA_PMC_BASE;
  70. /* turn off power detects */
  71. writel(0, &pmc->pmc_pwr_det_latch);
  72. writel(0, &pmc->pmc_pwr_det);
  73. #endif
  74. }
  75. __weak int tegra_board_id(void)
  76. {
  77. return -1;
  78. }
  79. #ifdef CONFIG_DISPLAY_BOARDINFO
  80. int checkboard(void)
  81. {
  82. int board_id = tegra_board_id();
  83. printf("Board: %s", CFG_TEGRA_BOARD_STRING);
  84. if (board_id != -1)
  85. printf(", ID: %d\n", board_id);
  86. printf("\n");
  87. return 0;
  88. }
  89. #endif /* CONFIG_DISPLAY_BOARDINFO */
  90. __weak int tegra_lcd_pmic_init(int board_it)
  91. {
  92. return 0;
  93. }
  94. __weak int nvidia_board_init(void)
  95. {
  96. return 0;
  97. }
  98. /*
  99. * Routine: board_init
  100. * Description: Early hardware init.
  101. */
  102. int board_init(void)
  103. {
  104. __maybe_unused int err;
  105. __maybe_unused int board_id;
  106. /* Do clocks and UART first so that printf() works */
  107. #if IS_ENABLED(CONFIG_TEGRA_CLKRST)
  108. clock_init();
  109. clock_verify();
  110. #endif
  111. tegra_gpu_config();
  112. #ifdef CONFIG_TEGRA_SPI
  113. pin_mux_spi();
  114. #endif
  115. #ifdef CONFIG_MMC_SDHCI_TEGRA
  116. pin_mux_mmc();
  117. #endif
  118. /* Init is handled automatically in the driver-model case */
  119. #if defined(CONFIG_VIDEO)
  120. pin_mux_display();
  121. #endif
  122. /* boot param addr */
  123. gd->bd->bi_boot_params = (NV_PA_SDRAM_BASE + 0x100);
  124. power_det_init();
  125. #ifdef CONFIG_SYS_I2C_TEGRA
  126. # ifdef CONFIG_TEGRA_PMU
  127. if (pmu_set_nominal())
  128. debug("Failed to select nominal voltages\n");
  129. # ifdef CONFIG_TEGRA_CLOCK_SCALING
  130. err = board_emc_init();
  131. if (err)
  132. debug("Memory controller init failed: %d\n", err);
  133. # endif
  134. # endif /* CONFIG_TEGRA_PMU */
  135. #endif /* CONFIG_SYS_I2C_TEGRA */
  136. #ifdef CONFIG_USB_EHCI_TEGRA
  137. pin_mux_usb();
  138. #endif
  139. #if defined(CONFIG_VIDEO)
  140. board_id = tegra_board_id();
  141. err = tegra_lcd_pmic_init(board_id);
  142. if (err) {
  143. debug("Failed to set up LCD PMIC\n");
  144. return err;
  145. }
  146. #endif
  147. #ifdef CONFIG_TEGRA_NAND
  148. pin_mux_nand();
  149. #endif
  150. tegra_xusb_padctl_init();
  151. #ifdef CONFIG_TEGRA_LP0
  152. /* save Sdram params to PMC 2, 4, and 24 for WB0 */
  153. warmboot_save_sdram_params();
  154. /* prepare the WB code to LP0 location */
  155. warmboot_prepare_code(TEGRA_LP0_ADDR, TEGRA_LP0_SIZE);
  156. #endif
  157. return nvidia_board_init();
  158. }
  159. void board_cleanup_before_linux(void)
  160. {
  161. /* power down UPHY PLL */
  162. tegra_xusb_padctl_exit();
  163. }
  164. #ifdef CONFIG_BOARD_EARLY_INIT_F
  165. static void __gpio_early_init(void)
  166. {
  167. }
  168. void gpio_early_init(void) __attribute__((weak, alias("__gpio_early_init")));
  169. int board_early_init_f(void)
  170. {
  171. #if IS_ENABLED(CONFIG_TEGRA_CLKRST)
  172. if (!clock_early_init_done())
  173. clock_early_init();
  174. #endif
  175. #if defined(CONFIG_TEGRA_DISCONNECT_UDC_ON_BOOT)
  176. #define USBCMD_FS2 (1 << 15)
  177. {
  178. struct usb_ctlr *usbctlr = (struct usb_ctlr *)0x7d000000;
  179. writel(USBCMD_FS2, &usbctlr->usb_cmd);
  180. }
  181. #endif
  182. /* Do any special system timer/TSC setup */
  183. #if IS_ENABLED(CONFIG_TEGRA_CLKRST)
  184. # if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
  185. if (!tegra_cpu_is_non_secure())
  186. # endif
  187. arch_timer_init();
  188. #endif
  189. #if defined(CONFIG_DISABLE_SDMMC1_EARLY)
  190. /*
  191. * Turn off (reset/disable) SDMMC1 on Nano here, before GPIO INIT.
  192. * We do this because earlier bootloaders have enabled power to
  193. * SDMMC1 on Nano, and toggling power-gpio (PZ3) in pinmux_init()
  194. * results in power being back-driven into the SD-card and SDMMC1
  195. * HW, which is 'bad' as per the HW team.
  196. *
  197. * From the HW team: "LDO2 from the PMIC has already been set to 3.3v in
  198. * nvtboot/CBoot on Nano (for SD-card boot). So when U-Boot's GPIO_INIT
  199. * table sets PZ3 to OUT0 as per the pinmux spreadsheet, it turns off
  200. * the loadswitch. When PZ3 is 0 and not driving, essentially the SDCard
  201. * voltage turns off. Since the SDCard voltage is no longer there, the
  202. * SDMMC CLK/DAT lines are backdriving into what essentially is a
  203. * powered-off SDCard, that's why the voltage drops from 3.3V to ~1.6V"
  204. *
  205. * Note that this can probably be removed when we change over to storing
  206. * all BL components on QSPI on Nano, and U-Boot then becomes the first
  207. * one to turn on SDMMC1 power. Another fix would be to have CBoot
  208. * disable power/gate SDMMC1 off before handing off to U-Boot/kernel.
  209. */
  210. reset_set_enable(PERIPH_ID_SDMMC1, 1);
  211. clock_set_enable(PERIPH_ID_SDMMC1, 0);
  212. #endif /* CONFIG_DISABLE_SDMMC1_EARLY */
  213. pinmux_init();
  214. board_init_uart_f();
  215. /* Initialize periph GPIOs */
  216. gpio_early_init();
  217. gpio_early_init_uart();
  218. return 0;
  219. }
  220. #endif /* EARLY_INIT */
  221. int board_late_init(void)
  222. {
  223. #if defined(CONFIG_TEGRA_SUPPORT_NON_SECURE)
  224. if (tegra_cpu_is_non_secure()) {
  225. printf("CPU is in NS mode\n");
  226. env_set("cpu_ns_mode", "1");
  227. } else {
  228. env_set("cpu_ns_mode", "");
  229. }
  230. #endif
  231. start_cpu_fan();
  232. cboot_late_init();
  233. nvidia_board_late_init();
  234. return 0;
  235. }
  236. /*
  237. * In some SW environments, a memory carve-out exists to house a secure
  238. * monitor, a trusted OS, and/or various statically allocated media buffers.
  239. *
  240. * This carveout exists at the highest possible address that is within a
  241. * 32-bit physical address space.
  242. *
  243. * This function returns the total size of this carve-out. At present, the
  244. * returned value is hard-coded for simplicity. In the future, it may be
  245. * possible to determine the carve-out size:
  246. * - By querying some run-time information source, such as:
  247. * - A structure passed to U-Boot by earlier boot software.
  248. * - SoC registers.
  249. * - A call into the secure monitor.
  250. * - In the per-board U-Boot configuration header, based on knowledge of the
  251. * SW environment that U-Boot is being built for.
  252. *
  253. * For now, we support two configurations in U-Boot:
  254. * - 32-bit ports without any form of carve-out.
  255. * - 64 bit ports which are assumed to use a carve-out of a conservatively
  256. * hard-coded size.
  257. */
  258. static ulong carveout_size(void)
  259. {
  260. #ifdef CONFIG_ARM64
  261. return SZ_512M;
  262. #elif defined(CONFIG_ARMV7_SECURE_RESERVE_SIZE)
  263. // BASE+SIZE might not == 4GB. If so, we want the carveout to cover
  264. // from BASE to 4GB, not BASE to BASE+SIZE.
  265. return (0 - CONFIG_ARMV7_SECURE_BASE) & ~(SZ_2M - 1);
  266. #else
  267. return 0;
  268. #endif
  269. }
  270. /*
  271. * Determine the amount of usable RAM below 4GiB, taking into account any
  272. * carve-out that may be assigned.
  273. */
  274. static ulong usable_ram_size_below_4g(void)
  275. {
  276. ulong total_size_below_4g;
  277. ulong usable_size_below_4g;
  278. /*
  279. * The total size of RAM below 4GiB is the lesser address of:
  280. * (a) 2GiB itself (RAM starts at 2GiB, and 4GiB - 2GiB == 2GiB).
  281. * (b) The size RAM physically present in the system.
  282. */
  283. if (gd->ram_size < SZ_2G)
  284. total_size_below_4g = gd->ram_size;
  285. else
  286. total_size_below_4g = SZ_2G;
  287. /* Calculate usable RAM by subtracting out any carve-out size */
  288. usable_size_below_4g = total_size_below_4g - carveout_size();
  289. return usable_size_below_4g;
  290. }
  291. /*
  292. * Represent all available RAM in either one or two banks.
  293. *
  294. * The first bank describes any usable RAM below 4GiB.
  295. * The second bank describes any RAM above 4GiB.
  296. *
  297. * This split is driven by the following requirements:
  298. * - The NVIDIA L4T kernel requires separate entries in the DT /memory/reg
  299. * property for memory below and above the 4GiB boundary. The layout of that
  300. * DT property is directly driven by the entries in the U-Boot bank array.
  301. * - The potential existence of a carve-out at the end of RAM below 4GiB can
  302. * only be represented using multiple banks.
  303. *
  304. * Explicitly removing the carve-out RAM from the bank entries makes the RAM
  305. * layout a bit more obvious, e.g. when running "bdinfo" at the U-Boot
  306. * command-line.
  307. *
  308. * This does mean that the DT U-Boot passes to the Linux kernel will not
  309. * include this RAM in /memory/reg at all. An alternative would be to include
  310. * all RAM in the U-Boot banks (and hence DT), and add a /memreserve/ node
  311. * into DT to stop the kernel from using the RAM. IIUC, I don't /think/ the
  312. * Linux kernel will ever need to access any RAM in* the carve-out via a CPU
  313. * mapping, so either way is acceptable.
  314. *
  315. * On 32-bit systems, we never define a bank for RAM above 4GiB, since the
  316. * start address of that bank cannot be represented in the 32-bit .size
  317. * field.
  318. */
  319. int dram_init_banksize(void)
  320. {
  321. int err;
  322. /* try to compute DRAM bank size based on cboot DTB first */
  323. err = cboot_dram_init_banksize();
  324. if (err == 0)
  325. return err;
  326. /* fall back to default DRAM bank size computation */
  327. gd->bd->bi_dram[0].start = CFG_SYS_SDRAM_BASE;
  328. gd->bd->bi_dram[0].size = usable_ram_size_below_4g();
  329. #ifdef CONFIG_PCI
  330. gd->pci_ram_top = gd->bd->bi_dram[0].start + gd->bd->bi_dram[0].size;
  331. #endif
  332. #ifdef CONFIG_PHYS_64BIT
  333. if (gd->ram_size > SZ_2G) {
  334. gd->bd->bi_dram[1].start = 0x100000000;
  335. gd->bd->bi_dram[1].size = gd->ram_size - SZ_2G;
  336. } else
  337. #endif
  338. {
  339. gd->bd->bi_dram[1].start = 0;
  340. gd->bd->bi_dram[1].size = 0;
  341. }
  342. return 0;
  343. }
  344. /*
  345. * Most hardware on 64-bit Tegra is still restricted to DMA to the lower
  346. * 32-bits of the physical address space. Cap the maximum usable RAM area
  347. * at 4 GiB to avoid DMA buffers from being allocated beyond the 32-bit
  348. * boundary that most devices can address. Also, don't let U-Boot use any
  349. * carve-out, as mentioned above.
  350. *
  351. * This function is called before dram_init_banksize(), so we can't simply
  352. * return gd->bd->bi_dram[1].start + gd->bd->bi_dram[1].size.
  353. */
  354. phys_addr_t board_get_usable_ram_top(phys_size_t total_size)
  355. {
  356. ulong ram_top;
  357. /* try to get top of usable RAM based on cboot DTB first */
  358. ram_top = cboot_get_usable_ram_top(total_size);
  359. if (ram_top > 0)
  360. return ram_top;
  361. /* fall back to default usable RAM computation */
  362. return CFG_SYS_SDRAM_BASE + usable_ram_size_below_4g();
  363. }