clk.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2016 Marek Vasut <marex@denx.de>
  4. */
  5. #include <common.h>
  6. #include <clock_legacy.h>
  7. #include <command.h>
  8. #include <hang.h>
  9. #include <asm/global_data.h>
  10. #include <asm/io.h>
  11. #include <asm/addrspace.h>
  12. #include <asm/types.h>
  13. #include <linux/bitops.h>
  14. #include <linux/delay.h>
  15. #include <mach/ar71xx_regs.h>
  16. #include <mach/ath79.h>
  17. #include <wait_bit.h>
  18. DECLARE_GLOBAL_DATA_PTR;
  19. /*
  20. * The math for calculating PLL:
  21. * NFRAC * 2^8
  22. * NINT + -------------
  23. * XTAL [MHz] 2^(18 - 1)
  24. * PLL [MHz] = ------------ * ----------------------
  25. * REFDIV 2^OUTDIV
  26. *
  27. * Unfortunatelly, there is no way to reliably compute the variables.
  28. * The vendor U-Boot port contains macros for various combinations of
  29. * CPU PLL / DDR PLL / AHB bus speed and there is no obvious pattern
  30. * in those numbers.
  31. */
  32. struct ar934x_pll_config {
  33. u8 range;
  34. u8 refdiv;
  35. u8 outdiv;
  36. /* Index 0 is for XTAL=25MHz , Index 1 is for XTAL=40MHz */
  37. u8 nint[2];
  38. };
  39. struct ar934x_clock_config {
  40. u16 cpu_freq;
  41. u16 ddr_freq;
  42. u16 ahb_freq;
  43. struct ar934x_pll_config cpu_pll;
  44. struct ar934x_pll_config ddr_pll;
  45. };
  46. static const struct ar934x_clock_config ar934x_clock_config[] = {
  47. { 300, 300, 150, { 1, 1, 1, { 24, 15 } }, { 1, 1, 1, { 24, 15 } } },
  48. { 400, 200, 200, { 1, 1, 1, { 32, 20 } }, { 1, 1, 2, { 32, 20 } } },
  49. { 400, 400, 200, { 0, 1, 1, { 32, 20 } }, { 0, 1, 1, { 32, 20 } } },
  50. { 500, 400, 200, { 1, 1, 0, { 20, 12 } }, { 0, 1, 1, { 32, 20 } } },
  51. { 533, 400, 200, { 1, 1, 0, { 21, 13 } }, { 0, 1, 1, { 32, 20 } } },
  52. { 533, 500, 250, { 1, 1, 0, { 21, 13 } }, { 0, 1, 0, { 20, 12 } } },
  53. { 560, 480, 240, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 19, 12 } } },
  54. { 566, 400, 200, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 16, 10 } } },
  55. { 566, 450, 225, { 1, 1, 0, { 22, 14 } }, { 0, 1, 1, { 36, 22 } } },
  56. { 566, 475, 237, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 19, 11 } } },
  57. { 566, 500, 250, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 20, 12 } } },
  58. { 566, 525, 262, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 21, 13 } } },
  59. { 566, 550, 275, { 1, 1, 0, { 22, 14 } }, { 1, 1, 0, { 22, 13 } } },
  60. { 600, 266, 133, { 0, 1, 0, { 24, 15 } }, { 1, 1, 1, { 21, 16 } } },
  61. { 600, 266, 200, { 0, 1, 0, { 24, 15 } }, { 1, 1, 1, { 21, 16 } } },
  62. { 600, 300, 150, { 0, 1, 0, { 24, 15 } }, { 0, 1, 1, { 24, 15 } } },
  63. { 600, 332, 166, { 0, 1, 0, { 24, 15 } }, { 1, 1, 1, { 26, 16 } } },
  64. { 600, 332, 200, { 0, 1, 0, { 24, 15 } }, { 1, 1, 1, { 26, 16 } } },
  65. { 600, 400, 200, { 0, 1, 0, { 24, 15 } }, { 0, 1, 1, { 32, 20 } } },
  66. { 600, 450, 200, { 0, 1, 0, { 24, 15 } }, { 0, 1, 0, { 18, 20 } } },
  67. { 600, 500, 250, { 0, 1, 0, { 24, 15 } }, { 1, 1, 0, { 20, 12 } } },
  68. { 600, 525, 262, { 0, 1, 0, { 24, 15 } }, { 0, 1, 0, { 21, 20 } } },
  69. { 600, 550, 275, { 0, 1, 0, { 24, 15 } }, { 0, 1, 0, { 22, 20 } } },
  70. { 600, 575, 287, { 0, 1, 0, { 24, 15 } }, { 0, 1, 0, { 23, 14 } } },
  71. { 600, 600, 300, { 0, 1, 0, { 24, 15 } }, { 0, 1, 0, { 24, 20 } } },
  72. { 600, 650, 325, { 0, 1, 0, { 24, 15 } }, { 0, 1, 0, { 26, 20 } } },
  73. { 650, 600, 300, { 0, 1, 0, { 26, 15 } }, { 0, 1, 0, { 24, 20 } } },
  74. { 700, 400, 200, { 3, 1, 0, { 28, 17 } }, { 0, 1, 1, { 32, 20 } } },
  75. };
  76. static void ar934x_srif_pll_cfg(void __iomem *pll_reg_base, const u32 srif_val)
  77. {
  78. u32 reg;
  79. do {
  80. writel(0x10810f00, pll_reg_base + 0x4);
  81. writel(srif_val, pll_reg_base + 0x0);
  82. writel(0xd0810f00, pll_reg_base + 0x4);
  83. writel(0x03000000, pll_reg_base + 0x8);
  84. writel(0xd0800f00, pll_reg_base + 0x4);
  85. clrbits_be32(pll_reg_base + 0x8, BIT(30));
  86. udelay(5);
  87. setbits_be32(pll_reg_base + 0x8, BIT(30));
  88. udelay(5);
  89. wait_for_bit_le32(pll_reg_base + 0xc, BIT(3), 1, 10, 0);
  90. clrbits_be32(pll_reg_base + 0x8, BIT(30));
  91. udelay(5);
  92. /* Check if CPU SRIF PLL locked. */
  93. reg = readl(pll_reg_base + 0x8);
  94. reg = (reg & 0x7ffff8) >> 3;
  95. } while (reg >= 0x40000);
  96. }
  97. void ar934x_pll_init(const u16 cpu_mhz, const u16 ddr_mhz, const u16 ahb_mhz)
  98. {
  99. void __iomem *srif_regs = map_physmem(AR934X_SRIF_BASE,
  100. AR934X_SRIF_SIZE, MAP_NOCACHE);
  101. void __iomem *pll_regs = map_physmem(AR71XX_PLL_BASE,
  102. AR71XX_PLL_SIZE, MAP_NOCACHE);
  103. const struct ar934x_pll_config *pll_cfg;
  104. int i, pll_nint, pll_refdiv, xtal_40 = 0;
  105. u32 reg, cpu_pll, cpu_srif, ddr_pll, ddr_srif;
  106. /* Configure SRIF PLL with initial values. */
  107. writel(0x13210f00, srif_regs + AR934X_SRIF_CPU_DPLL2_REG);
  108. writel(0x03000000, srif_regs + AR934X_SRIF_CPU_DPLL3_REG);
  109. writel(0x13210f00, srif_regs + AR934X_SRIF_DDR_DPLL2_REG);
  110. writel(0x03000000, srif_regs + AR934X_SRIF_DDR_DPLL3_REG);
  111. writel(0x03000000, srif_regs + 0x188); /* Undocumented reg :-) */
  112. /* Test for 40MHz XTAL */
  113. reg = ath79_get_bootstrap();
  114. if (reg & AR934X_BOOTSTRAP_REF_CLK_40) {
  115. xtal_40 = 1;
  116. cpu_srif = 0x41c00000;
  117. ddr_srif = 0x41680000;
  118. } else {
  119. xtal_40 = 0;
  120. cpu_srif = 0x29c00000;
  121. ddr_srif = 0x29680000;
  122. }
  123. /* Locate CPU/DDR PLL configuration */
  124. for (i = 0; i < ARRAY_SIZE(ar934x_clock_config); i++) {
  125. if (cpu_mhz != ar934x_clock_config[i].cpu_freq)
  126. continue;
  127. if (ddr_mhz != ar934x_clock_config[i].ddr_freq)
  128. continue;
  129. if (ahb_mhz != ar934x_clock_config[i].ahb_freq)
  130. continue;
  131. /* Entry found */
  132. pll_cfg = &ar934x_clock_config[i].cpu_pll;
  133. pll_nint = pll_cfg->nint[xtal_40];
  134. pll_refdiv = pll_cfg->refdiv;
  135. cpu_pll =
  136. (pll_nint << AR934X_PLL_CPU_CONFIG_NINT_SHIFT) |
  137. (pll_refdiv << AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) |
  138. (pll_cfg->range << AR934X_PLL_CPU_CONFIG_RANGE_SHIFT) |
  139. (pll_cfg->outdiv << AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT);
  140. pll_cfg = &ar934x_clock_config[i].ddr_pll;
  141. pll_nint = pll_cfg->nint[xtal_40];
  142. pll_refdiv = pll_cfg->refdiv;
  143. ddr_pll =
  144. (pll_nint << AR934X_PLL_DDR_CONFIG_NINT_SHIFT) |
  145. (pll_refdiv << AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) |
  146. (pll_cfg->range << AR934X_PLL_DDR_CONFIG_RANGE_SHIFT) |
  147. (pll_cfg->outdiv << AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT);
  148. break;
  149. }
  150. /* PLL configuration not found, hang. */
  151. if (i == ARRAY_SIZE(ar934x_clock_config))
  152. hang();
  153. /* Set PLL Bypass */
  154. setbits_be32(pll_regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG,
  155. AR934X_PLL_CLK_CTRL_CPU_PLL_BYPASS);
  156. setbits_be32(pll_regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG,
  157. AR934X_PLL_CLK_CTRL_DDR_PLL_BYPASS);
  158. setbits_be32(pll_regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG,
  159. AR934X_PLL_CLK_CTRL_AHB_PLL_BYPASS);
  160. /* Configure CPU PLL */
  161. writel(cpu_pll | AR934X_PLL_CPU_CONFIG_PLLPWD,
  162. pll_regs + AR934X_PLL_CPU_CONFIG_REG);
  163. /* Configure DDR PLL */
  164. writel(ddr_pll | AR934X_PLL_DDR_CONFIG_PLLPWD,
  165. pll_regs + AR934X_PLL_DDR_CONFIG_REG);
  166. /* Configure PLL routing */
  167. writel(AR934X_PLL_CLK_CTRL_CPU_PLL_BYPASS |
  168. AR934X_PLL_CLK_CTRL_DDR_PLL_BYPASS |
  169. AR934X_PLL_CLK_CTRL_AHB_PLL_BYPASS |
  170. (0 << AR934X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) |
  171. (0 << AR934X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) |
  172. (1 << AR934X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) |
  173. AR934X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL |
  174. AR934X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL |
  175. AR934X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL,
  176. pll_regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG);
  177. /* Configure SRIF PLLs, which is completely undocumented :-) */
  178. ar934x_srif_pll_cfg(srif_regs + AR934X_SRIF_CPU_DPLL1_REG, cpu_srif);
  179. ar934x_srif_pll_cfg(srif_regs + AR934X_SRIF_DDR_DPLL1_REG, ddr_srif);
  180. /* Unset PLL Bypass */
  181. clrbits_be32(pll_regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG,
  182. AR934X_PLL_CLK_CTRL_CPU_PLL_BYPASS);
  183. clrbits_be32(pll_regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG,
  184. AR934X_PLL_CLK_CTRL_DDR_PLL_BYPASS);
  185. clrbits_be32(pll_regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG,
  186. AR934X_PLL_CLK_CTRL_AHB_PLL_BYPASS);
  187. /* Enable PLL dithering */
  188. writel((1 << AR934X_PLL_DDR_DIT_FRAC_STEP_SHIFT) |
  189. (0xf << AR934X_PLL_DDR_DIT_UPD_CNT_SHIFT),
  190. pll_regs + AR934X_PLL_DDR_DIT_FRAC_REG);
  191. writel(48 << AR934X_PLL_CPU_DIT_UPD_CNT_SHIFT,
  192. pll_regs + AR934X_PLL_CPU_DIT_FRAC_REG);
  193. }
  194. static u32 ar934x_get_xtal(void)
  195. {
  196. u32 val;
  197. val = ath79_get_bootstrap();
  198. if (val & AR934X_BOOTSTRAP_REF_CLK_40)
  199. return 40000000;
  200. else
  201. return 25000000;
  202. }
  203. int get_serial_clock(void)
  204. {
  205. return ar934x_get_xtal();
  206. }
  207. static u32 ar934x_cpupll_to_hz(const u32 regval)
  208. {
  209. const u32 outdiv = (regval >> AR934X_PLL_CPU_CONFIG_OUTDIV_SHIFT) &
  210. AR934X_PLL_CPU_CONFIG_OUTDIV_MASK;
  211. const u32 refdiv = (regval >> AR934X_PLL_CPU_CONFIG_REFDIV_SHIFT) &
  212. AR934X_PLL_CPU_CONFIG_REFDIV_MASK;
  213. const u32 nint = (regval >> AR934X_PLL_CPU_CONFIG_NINT_SHIFT) &
  214. AR934X_PLL_CPU_CONFIG_NINT_MASK;
  215. const u32 nfrac = (regval >> AR934X_PLL_CPU_CONFIG_NFRAC_SHIFT) &
  216. AR934X_PLL_CPU_CONFIG_NFRAC_MASK;
  217. const u32 xtal = ar934x_get_xtal();
  218. return (xtal * (nint + (nfrac >> 9))) / (refdiv * (1 << outdiv));
  219. }
  220. static u32 ar934x_ddrpll_to_hz(const u32 regval)
  221. {
  222. const u32 outdiv = (regval >> AR934X_PLL_DDR_CONFIG_OUTDIV_SHIFT) &
  223. AR934X_PLL_DDR_CONFIG_OUTDIV_MASK;
  224. const u32 refdiv = (regval >> AR934X_PLL_DDR_CONFIG_REFDIV_SHIFT) &
  225. AR934X_PLL_DDR_CONFIG_REFDIV_MASK;
  226. const u32 nint = (regval >> AR934X_PLL_DDR_CONFIG_NINT_SHIFT) &
  227. AR934X_PLL_DDR_CONFIG_NINT_MASK;
  228. const u32 nfrac = (regval >> AR934X_PLL_DDR_CONFIG_NFRAC_SHIFT) &
  229. AR934X_PLL_DDR_CONFIG_NFRAC_MASK;
  230. const u32 xtal = ar934x_get_xtal();
  231. return (xtal * (nint + (nfrac >> 9))) / (refdiv * (1 << outdiv));
  232. }
  233. static void ar934x_update_clock(void)
  234. {
  235. void __iomem *regs;
  236. u32 ctrl, cpu, cpupll, ddr, ddrpll;
  237. u32 cpudiv, ddrdiv, busdiv;
  238. u32 cpuclk, ddrclk, busclk;
  239. regs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE,
  240. MAP_NOCACHE);
  241. cpu = readl(regs + AR934X_PLL_CPU_CONFIG_REG);
  242. ddr = readl(regs + AR934X_PLL_DDR_CONFIG_REG);
  243. ctrl = readl(regs + AR934X_PLL_CPU_DDR_CLK_CTRL_REG);
  244. cpupll = ar934x_cpupll_to_hz(cpu);
  245. ddrpll = ar934x_ddrpll_to_hz(ddr);
  246. if (ctrl & AR934X_PLL_CLK_CTRL_CPU_PLL_BYPASS)
  247. cpuclk = ar934x_get_xtal();
  248. else if (ctrl & AR934X_PLL_CLK_CTRL_CPUCLK_FROM_CPUPLL)
  249. cpuclk = cpupll;
  250. else
  251. cpuclk = ddrpll;
  252. if (ctrl & AR934X_PLL_CLK_CTRL_DDR_PLL_BYPASS)
  253. ddrclk = ar934x_get_xtal();
  254. else if (ctrl & AR934X_PLL_CLK_CTRL_DDRCLK_FROM_DDRPLL)
  255. ddrclk = ddrpll;
  256. else
  257. ddrclk = cpupll;
  258. if (ctrl & AR934X_PLL_CLK_CTRL_AHB_PLL_BYPASS)
  259. busclk = ar934x_get_xtal();
  260. else if (ctrl & AR934X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL)
  261. busclk = ddrpll;
  262. else
  263. busclk = cpupll;
  264. cpudiv = (ctrl >> AR934X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT) &
  265. AR934X_PLL_CLK_CTRL_CPU_POST_DIV_MASK;
  266. ddrdiv = (ctrl >> AR934X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT) &
  267. AR934X_PLL_CLK_CTRL_DDR_POST_DIV_MASK;
  268. busdiv = (ctrl >> AR934X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT) &
  269. AR934X_PLL_CLK_CTRL_AHB_POST_DIV_MASK;
  270. gd->cpu_clk = cpuclk / (cpudiv + 1);
  271. gd->mem_clk = ddrclk / (ddrdiv + 1);
  272. gd->bus_clk = busclk / (busdiv + 1);
  273. }
  274. ulong get_bus_freq(ulong dummy)
  275. {
  276. ar934x_update_clock();
  277. return gd->bus_clk;
  278. }
  279. ulong get_ddr_freq(ulong dummy)
  280. {
  281. ar934x_update_clock();
  282. return gd->mem_clk;
  283. }
  284. int do_ar934x_showclk(struct cmd_tbl *cmdtp, int flag, int argc,
  285. char *const argv[])
  286. {
  287. ar934x_update_clock();
  288. printf("CPU: %8ld MHz\n", gd->cpu_clk / 1000000);
  289. printf("Memory: %8ld MHz\n", gd->mem_clk / 1000000);
  290. printf("AHB: %8ld MHz\n", gd->bus_clk / 1000000);
  291. return 0;
  292. }
  293. U_BOOT_CMD(
  294. clocks, CONFIG_SYS_MAXARGS, 1, do_ar934x_showclk,
  295. "display clocks",
  296. ""
  297. );