ddr.c 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2016 Marek Vasut <marex@denx.de>
  4. *
  5. * Based on RAM init sequence by Piotr Dymacz <pepe2k@gmail.com>
  6. */
  7. #include <common.h>
  8. #include <asm/global_data.h>
  9. #include <asm/io.h>
  10. #include <asm/addrspace.h>
  11. #include <asm/types.h>
  12. #include <linux/bitops.h>
  13. #include <linux/delay.h>
  14. #include <mach/ar71xx_regs.h>
  15. #include <mach/ath79.h>
  16. DECLARE_GLOBAL_DATA_PTR;
  17. enum {
  18. AR934X_SDRAM = 0,
  19. AR934X_DDR1,
  20. AR934X_DDR2,
  21. };
  22. struct ar934x_mem_config {
  23. u32 config1;
  24. u32 config2;
  25. u32 mode;
  26. u32 extmode;
  27. u32 tap;
  28. };
  29. static const struct ar934x_mem_config ar934x_mem_config[] = {
  30. [AR934X_SDRAM] = { 0x7fbe8cd0, 0x959f66a8, 0x33, 0, 0x1f1f },
  31. [AR934X_DDR1] = { 0x7fd48cd0, 0x99d0e6a8, 0x33, 0, 0x14 },
  32. [AR934X_DDR2] = { 0xc7d48cd0, 0x9dd0e6a8, 0x33, 0, 0x10012 },
  33. };
  34. void ar934x_ddr_init(const u16 cpu_mhz, const u16 ddr_mhz, const u16 ahb_mhz)
  35. {
  36. void __iomem *ddr_regs;
  37. const struct ar934x_mem_config *memcfg;
  38. int memtype;
  39. u32 reg, cycle, ctl;
  40. ddr_regs = map_physmem(AR71XX_DDR_CTRL_BASE, AR71XX_DDR_CTRL_SIZE,
  41. MAP_NOCACHE);
  42. reg = ath79_get_bootstrap();
  43. if (reg & AR934X_BOOTSTRAP_SDRAM_DISABLED) { /* DDR */
  44. if (reg & AR934X_BOOTSTRAP_DDR1) { /* DDR 1 */
  45. memtype = AR934X_DDR1;
  46. cycle = 0xffff;
  47. } else { /* DDR 2 */
  48. memtype = AR934X_DDR2;
  49. if (gd->arch.rev) {
  50. ctl = BIT(6); /* Undocumented bit :-( */
  51. if (reg & BIT(3))
  52. cycle = 0xff;
  53. else
  54. cycle = 0xffff;
  55. } else {
  56. /* Force DDR2/x16 configuratio on old chips. */
  57. ctl = 0;
  58. cycle = 0xffff; /* DDR2 16bit */
  59. }
  60. writel(0xe59, ddr_regs + AR934X_DDR_REG_DDR2_CONFIG);
  61. udelay(100);
  62. writel(0x10, ddr_regs + AR71XX_DDR_REG_CONTROL);
  63. udelay(10);
  64. writel(0x20, ddr_regs + AR71XX_DDR_REG_CONTROL);
  65. udelay(10);
  66. writel(ctl, ddr_regs + AR934X_DDR_REG_CTL_CONF);
  67. udelay(10);
  68. }
  69. } else { /* SDRAM */
  70. memtype = AR934X_SDRAM;
  71. cycle = 0xffffffff;
  72. writel(0x13b, ddr_regs + AR934X_DDR_REG_CTL_CONF);
  73. udelay(100);
  74. /* Undocumented register */
  75. writel(0x13b, ddr_regs + 0x118);
  76. udelay(100);
  77. }
  78. memcfg = &ar934x_mem_config[memtype];
  79. writel(memcfg->config1, ddr_regs + AR71XX_DDR_REG_CONFIG);
  80. udelay(100);
  81. writel(memcfg->config2, ddr_regs + AR71XX_DDR_REG_CONFIG2);
  82. udelay(100);
  83. writel(0x8, ddr_regs + AR71XX_DDR_REG_CONTROL);
  84. udelay(10);
  85. writel(memcfg->mode | 0x100, ddr_regs + AR71XX_DDR_REG_MODE);
  86. mdelay(1);
  87. writel(0x1, ddr_regs + AR71XX_DDR_REG_CONTROL);
  88. udelay(10);
  89. if (memtype == AR934X_DDR2) {
  90. writel(memcfg->mode | 0x100, ddr_regs + AR71XX_DDR_REG_EMR);
  91. udelay(100);
  92. writel(0x2, ddr_regs + AR71XX_DDR_REG_CONTROL);
  93. udelay(10);
  94. }
  95. if (memtype != AR934X_SDRAM)
  96. writel(0x402, ddr_regs + AR71XX_DDR_REG_EMR);
  97. udelay(100);
  98. writel(0x2, ddr_regs + AR71XX_DDR_REG_CONTROL);
  99. udelay(10);
  100. writel(0x8, ddr_regs + AR71XX_DDR_REG_CONTROL);
  101. udelay(10);
  102. writel(memcfg->mode, ddr_regs + AR71XX_DDR_REG_MODE);
  103. udelay(100);
  104. writel(0x1, ddr_regs + AR71XX_DDR_REG_CONTROL);
  105. udelay(10);
  106. writel(0x412c /* FIXME */, ddr_regs + AR71XX_DDR_REG_REFRESH);
  107. udelay(100);
  108. writel(memcfg->tap, ddr_regs + AR71XX_DDR_REG_TAP_CTRL0);
  109. writel(memcfg->tap, ddr_regs + AR71XX_DDR_REG_TAP_CTRL1);
  110. if (memtype != AR934X_SDRAM) {
  111. if ((gd->arch.rev && (reg & BIT(3))) || !gd->arch.rev) {
  112. writel(memcfg->tap,
  113. ddr_regs + AR934X_DDR_REG_TAP_CTRL2);
  114. writel(memcfg->tap,
  115. ddr_regs + AR934X_DDR_REG_TAP_CTRL3);
  116. }
  117. }
  118. writel(cycle, ddr_regs + AR71XX_DDR_REG_RD_CYCLE);
  119. udelay(100);
  120. writel(0x74444444, ddr_regs + AR934X_DDR_REG_BURST);
  121. udelay(100);
  122. writel(0x222, ddr_regs + AR934X_DDR_REG_BURST2);
  123. udelay(100);
  124. writel(0xfffff, ddr_regs + AR934X_DDR_REG_TIMEOUT_MAX);
  125. udelay(100);
  126. }
  127. void ddr_tap_tuning(void)
  128. {
  129. }