clk.c 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2015-2016 Wills Wang <wills.wang@live.com>
  4. */
  5. #include <common.h>
  6. #include <clock_legacy.h>
  7. #include <asm/global_data.h>
  8. #include <asm/io.h>
  9. #include <asm/addrspace.h>
  10. #include <asm/types.h>
  11. #include <mach/ar71xx_regs.h>
  12. #include <mach/ath79.h>
  13. DECLARE_GLOBAL_DATA_PTR;
  14. static u32 qca953x_get_xtal(void)
  15. {
  16. u32 val;
  17. val = ath79_get_bootstrap();
  18. if (val & QCA953X_BOOTSTRAP_REF_CLK_40)
  19. return 40000000;
  20. else
  21. return 25000000;
  22. }
  23. int get_serial_clock(void)
  24. {
  25. return qca953x_get_xtal();
  26. }
  27. int get_clocks(void)
  28. {
  29. void __iomem *regs;
  30. u32 val, ctrl, xtal, pll, div;
  31. regs = map_physmem(AR71XX_PLL_BASE, AR71XX_PLL_SIZE,
  32. MAP_NOCACHE);
  33. xtal = qca953x_get_xtal();
  34. ctrl = readl(regs + QCA953X_PLL_CLK_CTRL_REG);
  35. val = readl(regs + QCA953X_PLL_CPU_CONFIG_REG);
  36. /* VCOOUT = XTAL * DIV_INT */
  37. div = (val >> QCA953X_PLL_CPU_CONFIG_REFDIV_SHIFT)
  38. & QCA953X_PLL_CPU_CONFIG_REFDIV_MASK;
  39. pll = xtal / div;
  40. /* PLLOUT = VCOOUT * (1/2^OUTDIV) */
  41. div = (val >> QCA953X_PLL_CPU_CONFIG_NINT_SHIFT)
  42. & QCA953X_PLL_CPU_CONFIG_NINT_MASK;
  43. pll *= div;
  44. div = (val >> QCA953X_PLL_CPU_CONFIG_OUTDIV_SHIFT)
  45. & QCA953X_PLL_CPU_CONFIG_OUTDIV_MASK;
  46. if (!div)
  47. div = 1;
  48. pll >>= div;
  49. /* CPU_CLK = PLLOUT / CPU_POST_DIV */
  50. div = ((ctrl >> QCA953X_PLL_CLK_CTRL_CPU_POST_DIV_SHIFT)
  51. & QCA953X_PLL_CLK_CTRL_CPU_POST_DIV_MASK) + 1;
  52. gd->cpu_clk = pll / div;
  53. val = readl(regs + QCA953X_PLL_DDR_CONFIG_REG);
  54. /* VCOOUT = XTAL * DIV_INT */
  55. div = (val >> QCA953X_PLL_DDR_CONFIG_REFDIV_SHIFT)
  56. & QCA953X_PLL_DDR_CONFIG_REFDIV_MASK;
  57. pll = xtal / div;
  58. /* PLLOUT = VCOOUT * (1/2^OUTDIV) */
  59. div = (val >> QCA953X_PLL_DDR_CONFIG_NINT_SHIFT)
  60. & QCA953X_PLL_DDR_CONFIG_NINT_MASK;
  61. pll *= div;
  62. div = (val >> QCA953X_PLL_DDR_CONFIG_OUTDIV_SHIFT)
  63. & QCA953X_PLL_DDR_CONFIG_OUTDIV_MASK;
  64. if (!div)
  65. div = 1;
  66. pll >>= div;
  67. /* DDR_CLK = PLLOUT / DDR_POST_DIV */
  68. div = ((ctrl >> QCA953X_PLL_CLK_CTRL_DDR_POST_DIV_SHIFT)
  69. & QCA953X_PLL_CLK_CTRL_DDR_POST_DIV_MASK) + 1;
  70. gd->mem_clk = pll / div;
  71. div = ((ctrl >> QCA953X_PLL_CLK_CTRL_AHB_POST_DIV_SHIFT)
  72. & QCA953X_PLL_CLK_CTRL_AHB_POST_DIV_MASK) + 1;
  73. if (ctrl & QCA953X_PLL_CLK_CTRL_AHBCLK_FROM_DDRPLL) {
  74. /* AHB_CLK = DDR_CLK / AHB_POST_DIV */
  75. gd->bus_clk = gd->mem_clk / (div + 1);
  76. } else {
  77. /* AHB_CLK = CPU_CLK / AHB_POST_DIV */
  78. gd->bus_clk = gd->cpu_clk / (div + 1);
  79. }
  80. return 0;
  81. }
  82. ulong get_bus_freq(ulong dummy)
  83. {
  84. if (!gd->bus_clk)
  85. get_clocks();
  86. return gd->bus_clk;
  87. }
  88. ulong get_ddr_freq(ulong dummy)
  89. {
  90. if (!gd->mem_clk)
  91. get_clocks();
  92. return gd->mem_clk;
  93. }