k210.dtsi 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2019-20 Sean Anderson <seanga2@gmail.com>
  4. */
  5. #include <dt-bindings/clock/k210-sysctl.h>
  6. #include <dt-bindings/mfd/k210-sysctl.h>
  7. #include <dt-bindings/pinctrl/k210-pinctrl.h>
  8. #include <dt-bindings/reset/k210-sysctl.h>
  9. / {
  10. /*
  11. * Although the K210 is a 64-bit CPU, the address bus is only 32-bits
  12. * wide, and the upper half of all addresses is ignored.
  13. */
  14. #address-cells = <1>;
  15. #size-cells = <1>;
  16. compatible = "canaan,kendryte-k210";
  17. aliases {
  18. cpu0 = &cpu0;
  19. cpu1 = &cpu1;
  20. dma0 = &dmac0;
  21. gpio0 = &gpio0;
  22. gpio1 = &gpio1_0;
  23. i2c0 = &i2c0;
  24. i2c1 = &i2c1;
  25. i2c2 = &i2c2;
  26. pinctrl0 = &fpioa;
  27. serial0 = &uarths0;
  28. serial1 = &uart1;
  29. serial2 = &uart2;
  30. serial3 = &uart3;
  31. spi0 = &spi0;
  32. spi1 = &spi1;
  33. spi2 = &spi2;
  34. spi3 = &spi3;
  35. timer0 = &timer0;
  36. timer1 = &timer1;
  37. timer2 = &timer2;
  38. };
  39. cpus {
  40. #address-cells = <1>;
  41. #size-cells = <0>;
  42. timebase-frequency = <7800000>;
  43. cpu0: cpu@0 {
  44. device_type = "cpu";
  45. compatible = "canaan,k210", "sifive,rocket0", "riscv";
  46. reg = <0>;
  47. riscv,isa = "rv64imafdgc";
  48. mmu-type = "sv39";
  49. i-cache-block-size = <64>;
  50. i-cache-size = <0x8000>;
  51. d-cache-block-size = <64>;
  52. d-cache-size = <0x8000>;
  53. clocks = <&sysclk K210_CLK_CPU>;
  54. cpu0_intc: interrupt-controller {
  55. #interrupt-cells = <1>;
  56. interrupt-controller;
  57. compatible = "riscv,cpu-intc";
  58. };
  59. };
  60. cpu1: cpu@1 {
  61. device_type = "cpu";
  62. compatible = "canaan,k210", "sifive,rocket0", "riscv";
  63. reg = <1>;
  64. riscv,isa = "rv64imafdgc";
  65. mmu-type = "sv39";
  66. i-cache-block-size = <64>;
  67. i-cache-size = <0x8000>;
  68. d-cache-block-size = <64>;
  69. d-cache-size = <0x8000>;
  70. clocks = <&sysclk K210_CLK_CPU>;
  71. cpu1_intc: interrupt-controller {
  72. #interrupt-cells = <1>;
  73. interrupt-controller;
  74. compatible = "riscv,cpu-intc";
  75. };
  76. };
  77. };
  78. sram: memory@80000000 {
  79. device_type = "memory";
  80. compatible = "canaan,k210-sram";
  81. reg = <0x80000000 0x400000>,
  82. <0x80400000 0x200000>,
  83. <0x80600000 0x200000>;
  84. reg-names = "sram0", "sram1", "aisram";
  85. clocks = <&sysclk K210_CLK_SRAM0>,
  86. <&sysclk K210_CLK_SRAM1>,
  87. <&sysclk K210_CLK_AI>;
  88. clock-names = "sram0", "sram1", "aisram";
  89. bootph-all;
  90. };
  91. clocks {
  92. in0: osc {
  93. compatible = "fixed-clock";
  94. #clock-cells = <0>;
  95. clock-frequency = <26000000>;
  96. bootph-all;
  97. };
  98. };
  99. soc {
  100. #address-cells = <1>;
  101. #size-cells = <1>;
  102. compatible = "canaan,k210-soc", "simple-bus";
  103. ranges;
  104. interrupt-parent = <&plic0>;
  105. debug0: debug@0 {
  106. compatible = "canaan,k210-debug", "riscv,debug";
  107. reg = <0x0 0x1000>;
  108. };
  109. rom0: nvmem@1000 {
  110. reg = <0x1000 0x1000>;
  111. read-only;
  112. };
  113. clint0: clint@2000000 {
  114. #interrupt-cells = <1>;
  115. compatible = "canaan,k210-clint", "sifive,clint0", "riscv,clint0";
  116. reg = <0x2000000 0xC000>;
  117. interrupts-extended = <&cpu0_intc 3>, <&cpu0_intc 7>,
  118. <&cpu1_intc 3>, <&cpu1_intc 7>;
  119. clocks = <&sysclk K210_CLK_CLINT>;
  120. };
  121. plic0: interrupt-controller@C000000 {
  122. #interrupt-cells = <1>;
  123. compatible = "canaan,k210-plic", "sifive,plic-1.0.0", "riscv,plic0";
  124. reg = <0xC000000 0x4000000>;
  125. interrupt-controller;
  126. interrupts-extended = <&cpu0_intc 11>, <&cpu0_intc 9>,
  127. <&cpu1_intc 11>, <&cpu1_intc 9>;
  128. riscv,ndev = <65>;
  129. riscv,max-priority = <7>;
  130. };
  131. uarths0: serial@38000000 {
  132. compatible = "canaan,k210-uarths", "sifive,uart0";
  133. reg = <0x38000000 0x1000>;
  134. interrupts = <33>;
  135. clocks = <&sysclk K210_CLK_CPU>;
  136. status = "disabled";
  137. };
  138. gpio0: gpio-controller@38001000 {
  139. #interrupt-cells = <2>;
  140. #gpio-cells = <2>;
  141. compatible = "canaan,k210-gpiohs", "sifive,gpio0";
  142. reg = <0x38001000 0x1000>;
  143. interrupt-controller;
  144. interrupts = <34 35 36 37 38 39 40 41
  145. 42 43 44 45 46 47 48 49
  146. 50 51 52 53 54 55 56 57
  147. 58 59 60 61 62 63 64 65>;
  148. gpio-controller;
  149. ngpios = <32>;
  150. status = "disabled";
  151. };
  152. kpu0: kpu@40800000 {
  153. compatible = "canaan,k210-kpu";
  154. reg = <0x40800000 0xc00000>;
  155. interrupts = <25>;
  156. clocks = <&sysclk K210_CLK_AI>;
  157. status = "disabled";
  158. };
  159. fft0: fft@42000000 {
  160. compatible = "canaan,k210-fft";
  161. reg = <0x42000000 0x400000>;
  162. interrupts = <26>;
  163. clocks = <&sysclk K210_CLK_FFT>;
  164. resets = <&sysrst K210_RST_FFT>;
  165. status = "disabled";
  166. };
  167. dmac0: dma-controller@50000000 {
  168. compatible = "canaan,k210-dmac", "snps,axi-dma-1.01a";
  169. reg = <0x50000000 0x1000>;
  170. interrupts = <27 28 29 30 31 32>;
  171. clocks = <&sysclk K210_CLK_DMA>, <&sysclk K210_CLK_DMA>;
  172. clock-names = "core-clk", "cfgr-clk";
  173. resets = <&sysrst K210_RST_DMA>;
  174. dma-channels = <6>;
  175. snps,dma-masters = <2>;
  176. snps,data-width = <5>;
  177. snps,block-size = <0x200000 0x200000 0x200000
  178. 0x200000 0x200000 0x200000>;
  179. snps,axi-max-burst-len = <256>;
  180. status = "disabled";
  181. };
  182. apb0: bus@50200000 {
  183. #address-cells = <1>;
  184. #size-cells = <1>;
  185. compatible = "canaan,k210-apb", "simple-pm-bus";
  186. ranges;
  187. clocks = <&sysclk K210_CLK_APB0>;
  188. gpio1: gpio-controller@50200000 {
  189. #address-cells = <1>;
  190. #size-cells = <0>;
  191. compatible = "canaan,k210-gpio",
  192. "snps,dw-apb-gpio";
  193. reg = <0x50200000 0x80>;
  194. clocks = <&sysclk K210_CLK_APB0>,
  195. <&sysclk K210_CLK_GPIO>;
  196. clock-names = "bus", "db";
  197. resets = <&sysrst K210_RST_GPIO>;
  198. status = "disabled";
  199. gpio1_0: gpio1@0 {
  200. #gpio-cells = <2>;
  201. #interrupt-cells = <2>;
  202. compatible = "snps,dw-apb-gpio-port";
  203. reg = <0>;
  204. interrupt-controller;
  205. interrupts = <23>;
  206. gpio-controller;
  207. snps,nr-gpios = <8>;
  208. };
  209. };
  210. uart1: serial@50210000 {
  211. compatible = "canaan,k210-uart",
  212. "snps,dw-apb-uart";
  213. reg = <0x50210000 0x100>;
  214. interrupts = <11>;
  215. clocks = <&sysclk K210_CLK_UART1>,
  216. <&sysclk K210_CLK_APB0>;
  217. clock-names = "baudclk", "apb_pclk";
  218. resets = <&sysrst K210_RST_UART1>;
  219. reg-io-width = <4>;
  220. reg-shift = <2>;
  221. dcd-override;
  222. dsr-override;
  223. cts-override;
  224. ri-override;
  225. status = "disabled";
  226. };
  227. uart2: serial@50220000 {
  228. compatible = "canaan,k210-uart",
  229. "snps,dw-apb-uart";
  230. reg = <0x50220000 0x100>;
  231. interrupts = <12>;
  232. clocks = <&sysclk K210_CLK_UART2>,
  233. <&sysclk K210_CLK_APB0>;
  234. clock-names = "baudclk", "apb_pclk";
  235. resets = <&sysrst K210_RST_UART2>;
  236. reg-io-width = <4>;
  237. reg-shift = <2>;
  238. dcd-override;
  239. dsr-override;
  240. cts-override;
  241. ri-override;
  242. status = "disabled";
  243. };
  244. uart3: serial@50230000 {
  245. compatible = "canaan,k210-uart",
  246. "snps,dw-apb-uart";
  247. reg = <0x50230000 0x100>;
  248. interrupts = <13>;
  249. clocks = <&sysclk K210_CLK_UART3>,
  250. <&sysclk K210_CLK_APB0>;
  251. clock-names = "baudclk", "apb_pclk";
  252. resets = <&sysrst K210_RST_UART3>;
  253. reg-io-width = <4>;
  254. reg-shift = <2>;
  255. dcd-override;
  256. dsr-override;
  257. cts-override;
  258. ri-override;
  259. status = "disabled";
  260. };
  261. spi2: spi@50240000 {
  262. compatible = "canaan,k210-spi",
  263. "snps,dw-apb-ssi-4.01",
  264. "snps,dw-apb-ssi";
  265. spi-slave;
  266. reg = <0x50240000 0x100>;
  267. interrupts = <2>;
  268. clocks = <&sysclk K210_CLK_SPI2>,
  269. <&sysclk K210_CLK_APB0>;
  270. clock-names = "ssi_clk", "pclk";
  271. resets = <&sysrst K210_RST_SPI2>;
  272. spi-max-frequency = <25000000>;
  273. status = "disabled";
  274. };
  275. i2s0: i2s@50250000 {
  276. compatible = "canaan,k210-i2s",
  277. "snps,designware-i2s";
  278. reg = <0x50250000 0x200>;
  279. interrupts = <5>;
  280. clocks = <&sysclk K210_CLK_I2S0>;
  281. clock-names = "i2sclk";
  282. resets = <&sysrst K210_RST_I2S0>;
  283. status = "disabled";
  284. };
  285. apu0: sound@520250200 {
  286. compatible = "canaan,k210-apu";
  287. reg = <0x50250200 0x200>;
  288. status = "disabled";
  289. };
  290. i2s1: i2s@50260000 {
  291. compatible = "canaan,k210-i2s",
  292. "snps,designware-i2s";
  293. reg = <0x50260000 0x200>;
  294. interrupts = <6>;
  295. clocks = <&sysclk K210_CLK_I2S1>;
  296. clock-names = "i2sclk";
  297. resets = <&sysrst K210_RST_I2S1>;
  298. status = "disabled";
  299. };
  300. i2s2: i2s@50270000 {
  301. compatible = "canaan,k210-i2s",
  302. "snps,designware-i2s";
  303. reg = <0x50270000 0x200>;
  304. interrupts = <7>;
  305. clocks = <&sysclk K210_CLK_I2S2>;
  306. clock-names = "i2sclk";
  307. resets = <&sysrst K210_RST_I2S2>;
  308. status = "disabled";
  309. };
  310. i2c0: i2c@50280000 {
  311. compatible = "canaan,k210-i2c",
  312. "snps,designware-i2c";
  313. reg = <0x50280000 0x100>;
  314. interrupts = <8>;
  315. clocks = <&sysclk K210_CLK_I2C0>,
  316. <&sysclk K210_CLK_APB0>;
  317. clock-names = "ref", "pclk";
  318. resets = <&sysrst K210_RST_I2C0>;
  319. status = "disabled";
  320. };
  321. i2c1: i2c@50290000 {
  322. compatible = "canaan,k210-i2c",
  323. "snps,designware-i2c";
  324. reg = <0x50290000 0x100>;
  325. interrupts = <9>;
  326. clocks = <&sysclk K210_CLK_I2C1>,
  327. <&sysclk K210_CLK_APB0>;
  328. clock-names = "ref", "pclk";
  329. resets = <&sysrst K210_RST_I2C1>;
  330. status = "disabled";
  331. };
  332. i2c2: i2c@502A0000 {
  333. compatible = "canaan,k210-i2c",
  334. "snps,designware-i2c";
  335. reg = <0x502A0000 0x100>;
  336. interrupts = <10>;
  337. clocks = <&sysclk K210_CLK_I2C2>,
  338. <&sysclk K210_CLK_APB0>;
  339. clock-names = "ref", "pclk";
  340. resets = <&sysrst K210_RST_I2C2>;
  341. status = "disabled";
  342. };
  343. fpioa: pinmux@502B0000 {
  344. compatible = "canaan,k210-fpioa";
  345. reg = <0x502B0000 0x100>;
  346. clocks = <&sysclk K210_CLK_FPIOA>,
  347. <&sysclk K210_CLK_APB0>;
  348. clock-names = "ref", "pclk";
  349. resets = <&sysrst K210_RST_FPIOA>;
  350. canaan,k210-sysctl-power = <&sysctl K210_SYSCTL_POWER_SEL>;
  351. pinctrl-0 = <&fpioa_jtag>;
  352. pinctrl-names = "default";
  353. status = "disabled";
  354. fpioa_jtag: jtag {
  355. pinmux = <K210_FPIOA(0, K210_PCF_JTAG_TCLK)>,
  356. <K210_FPIOA(1, K210_PCF_JTAG_TDI)>,
  357. <K210_FPIOA(2, K210_PCF_JTAG_TMS)>,
  358. <K210_FPIOA(3, K210_PCF_JTAG_TDO)>;
  359. };
  360. };
  361. sha256: sha256@502C0000 {
  362. compatible = "canaan,k210-sha256";
  363. reg = <0x502C0000 0x100>;
  364. clocks = <&sysclk K210_CLK_SHA>;
  365. resets = <&sysrst K210_RST_SHA>;
  366. status = "disabled";
  367. };
  368. timer0: timer@502D0000 {
  369. compatible = "canaan,k210-timer",
  370. "snps,dw-apb-timer";
  371. reg = <0x502D0000 0x100>;
  372. interrupts = <14 15>;
  373. clocks = <&sysclk K210_CLK_TIMER0>,
  374. <&sysclk K210_CLK_APB0>;
  375. clock-names = "timer", "pclk";
  376. resets = <&sysrst K210_RST_TIMER0>;
  377. status = "disabled";
  378. };
  379. timer1: timer@502E0000 {
  380. compatible = "canaan,k210-timer",
  381. "snps,dw-apb-timer";
  382. reg = <0x502E0000 0x100>;
  383. interrupts = <16 17>;
  384. clocks = <&sysclk K210_CLK_TIMER1>,
  385. <&sysclk K210_CLK_APB0>;
  386. clock-names = "timer", "pclk";
  387. resets = <&sysrst K210_RST_TIMER1>;
  388. status = "disabled";
  389. };
  390. timer2: timer@502F0000 {
  391. compatible = "canaan,k210-timer",
  392. "snps,dw-apb-timer";
  393. reg = <0x502F0000 0x100>;
  394. interrupts = <18 19>;
  395. clocks = <&sysclk K210_CLK_TIMER2>,
  396. <&sysclk K210_CLK_APB0>;
  397. clock-names = "timer", "pclk";
  398. resets = <&sysrst K210_RST_TIMER2>;
  399. status = "disabled";
  400. };
  401. };
  402. apb1: bus@50400000 {
  403. #address-cells = <1>;
  404. #size-cells = <1>;
  405. compatible = "canaan,k210-apb", "simple-pm-bus";
  406. ranges;
  407. clocks = <&sysclk K210_CLK_APB1>;
  408. wdt0: watchdog@50400000 {
  409. compatible = "canaan,k210-wdt", "snps,dw-wdt";
  410. reg = <0x50400000 0x100>;
  411. interrupts = <21>;
  412. clocks = <&sysclk K210_CLK_WDT0>,
  413. <&sysclk K210_CLK_APB1>;
  414. clock-names = "tclk", "pclk";
  415. resets = <&sysrst K210_RST_WDT0>;
  416. };
  417. wdt1: watchdog@50410000 {
  418. compatible = "canaan,k210-wdt", "snps,dw-wdt";
  419. reg = <0x50410000 0x100>;
  420. interrupts = <22>;
  421. clocks = <&sysclk K210_CLK_WDT1>,
  422. <&sysclk K210_CLK_APB1>;
  423. clock-names = "tclk", "pclk";
  424. resets = <&sysrst K210_RST_WDT1>;
  425. status = "disabled";
  426. };
  427. otp0: nvmem@50420000 {
  428. #address-cells = <1>;
  429. #size-cells = <1>;
  430. compatible = "canaan,k210-otp";
  431. reg = <0x50420000 0x100>,
  432. <0x88000000 0x20000>;
  433. reg-names = "reg", "mem";
  434. clocks = <&sysclk K210_CLK_ROM>;
  435. resets = <&sysrst K210_RST_ROM>;
  436. read-only;
  437. status = "disabled";
  438. /* Bootloader */
  439. firmware@00000 {
  440. reg = <0x00000 0xC200>;
  441. };
  442. /*
  443. * config string as described in RISC-V
  444. * privileged spec 1.9
  445. */
  446. config-1-9@1c000 {
  447. reg = <0x1C000 0x1000>;
  448. };
  449. /*
  450. * Device tree containing only registers,
  451. * interrupts, and cpus
  452. */
  453. fdt@1d000 {
  454. reg = <0x1D000 0x2000>;
  455. };
  456. /* CPU/ROM credits */
  457. credits@1f000 {
  458. reg = <0x1F000 0x1000>;
  459. };
  460. };
  461. dvp0: camera@50430000 {
  462. compatible = "canaan,k210-dvp";
  463. reg = <0x50430000 0x100>;
  464. interrupts = <24>;
  465. clocks = <&sysclk K210_CLK_DVP>;
  466. resets = <&sysrst K210_RST_DVP>;
  467. canaan,k210-sysctl = <&sysctl>;
  468. canaan,k210-misc-offset = <K210_SYSCTL_MISC>;
  469. status = "disabled";
  470. };
  471. sysctl: syscon@50440000 {
  472. compatible = "canaan,k210-sysctl",
  473. "syscon", "simple-mfd";
  474. reg = <0x50440000 0x100>;
  475. clocks = <&sysclk K210_CLK_APB1>;
  476. clock-names = "pclk";
  477. reg-io-width = <4>;
  478. bootph-all;
  479. sysclk: clock-controller {
  480. #clock-cells = <1>;
  481. compatible = "canaan,k210-clk";
  482. clocks = <&in0>;
  483. assigned-clocks = <&sysclk K210_CLK_PLL1>;
  484. assigned-clock-rates = <390000000>;
  485. bootph-all;
  486. };
  487. sysrst: reset-controller {
  488. compatible = "canaan,k210-rst",
  489. "syscon-reset";
  490. #reset-cells = <1>;
  491. regmap = <&sysctl>;
  492. offset = <K210_SYSCTL_PERI_RESET>;
  493. mask = <0x27FFFFFF>;
  494. assert-high = <1>;
  495. };
  496. reboot {
  497. compatible = "syscon-reboot";
  498. regmap = <&sysctl>;
  499. offset = <K210_SYSCTL_SOFT_RESET>;
  500. mask = <1>;
  501. value = <1>;
  502. };
  503. };
  504. aes0: aes@50450000 {
  505. compatible = "canaan,k210-aes";
  506. reg = <0x50450000 0x100>;
  507. clocks = <&sysclk K210_CLK_AES>;
  508. resets = <&sysrst K210_RST_AES>;
  509. status = "disabled";
  510. };
  511. rtc: rtc@50460000 {
  512. compatible = "canaan,k210-rtc";
  513. reg = <0x50460000 0x100>;
  514. clocks = <&in0>;
  515. resets = <&sysrst K210_RST_RTC>;
  516. interrupts = <20>;
  517. status = "disabled";
  518. };
  519. };
  520. apb2: bus@52000000 {
  521. #address-cells = <1>;
  522. #size-cells = <1>;
  523. compatible = "canaan,k210-apb", "simple-pm-bus";
  524. ranges;
  525. clocks = <&sysclk K210_CLK_APB2>;
  526. spi0: spi@52000000 {
  527. #address-cells = <1>;
  528. #size-cells = <0>;
  529. compatible = "canaan,k210-spi",
  530. "snps,dw-apb-ssi-4.01",
  531. "snps,dw-apb-ssi";
  532. reg = <0x52000000 0x100>;
  533. interrupts = <1>;
  534. clocks = <&sysclk K210_CLK_SPI0>,
  535. <&sysclk K210_CLK_APB2>;
  536. clock-names = "ssi_clk", "pclk";
  537. resets = <&sysrst K210_RST_SPI0>;
  538. spi-max-frequency = <25000000>;
  539. num-cs = <4>;
  540. reg-io-width = <4>;
  541. status = "disabled";
  542. };
  543. spi1: spi@53000000 {
  544. #address-cells = <1>;
  545. #size-cells = <0>;
  546. compatible = "canaan,k210-spi",
  547. "snps,dw-apb-ssi-4.01",
  548. "snps,dw-apb-ssi";
  549. reg = <0x53000000 0x100>;
  550. interrupts = <2>;
  551. clocks = <&sysclk K210_CLK_SPI1>,
  552. <&sysclk K210_CLK_APB2>;
  553. clock-names = "ssi_clk", "pclk";
  554. resets = <&sysrst K210_RST_SPI1>;
  555. spi-max-frequency = <25000000>;
  556. num-cs = <4>;
  557. reg-io-width = <4>;
  558. status = "disabled";
  559. };
  560. spi3: spi@54000000 {
  561. #address-cells = <1>;
  562. #size-cells = <0>;
  563. compatible = "canaan,k210-ssi",
  564. "snps,dwc-ssi-1.01a";
  565. reg = <0x54000000 0x200>;
  566. interrupts = <4>;
  567. clocks = <&sysclk K210_CLK_SPI3>,
  568. <&sysclk K210_CLK_APB2>;
  569. clock-names = "ssi_clk", "pclk";
  570. resets = <&sysrst K210_RST_SPI3>;
  571. /* Could possibly go up to 200 MHz */
  572. spi-max-frequency = <100000000>;
  573. num-cs = <4>;
  574. reg-io-width = <4>;
  575. status = "disabled";
  576. };
  577. };
  578. };
  579. };