clk_owl.c 6.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Common clock driver for Actions Semi SoCs.
  4. *
  5. * Copyright (C) 2015 Actions Semi Co., Ltd.
  6. * Copyright (C) 2018 Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include "clk_owl.h"
  11. #include <asm/io.h>
  12. #if defined(CONFIG_MACH_S900)
  13. #include <asm/arch-owl/regs_s900.h>
  14. #include <dt-bindings/clock/actions,s900-cmu.h>
  15. #elif defined(CONFIG_MACH_S700)
  16. #include <asm/arch-owl/regs_s700.h>
  17. #include <dt-bindings/clock/actions,s700-cmu.h>
  18. #endif
  19. #include <linux/bitops.h>
  20. #include <linux/delay.h>
  21. #define CMU_DEVCLKEN0_SD0 BIT(22)
  22. void owl_clk_init(struct owl_clk_priv *priv)
  23. {
  24. u32 bus_clk = 0, core_pll, dev_pll;
  25. #if defined(CONFIG_MACH_S900)
  26. /* Enable ASSIST_PLL */
  27. setbits_le32(priv->base + CMU_ASSISTPLL, BIT(0));
  28. udelay(PLL_STABILITY_WAIT_US);
  29. #endif
  30. /* Source HOSC to DEV_CLK */
  31. clrbits_le32(priv->base + CMU_DEVPLL, CMU_DEVPLL_CLK);
  32. /* Configure BUS_CLK */
  33. bus_clk |= (CMU_PDBGDIV_DIV | CMU_PERDIV_DIV | CMU_NOCDIV_DIV |
  34. CMU_DMMCLK_SRC | CMU_APBCLK_DIV | CMU_AHBCLK_DIV |
  35. CMU_NOCCLK_SRC | CMU_CORECLK_HOSC);
  36. writel(bus_clk, priv->base + CMU_BUSCLK);
  37. udelay(PLL_STABILITY_WAIT_US);
  38. /* Configure CORE_PLL */
  39. core_pll = readl(priv->base + CMU_COREPLL);
  40. core_pll |= (CMU_COREPLL_EN | CMU_COREPLL_HOSC_EN | CMU_COREPLL_OUT);
  41. writel(core_pll, priv->base + CMU_COREPLL);
  42. udelay(PLL_STABILITY_WAIT_US);
  43. /* Configure DEV_PLL */
  44. dev_pll = readl(priv->base + CMU_DEVPLL);
  45. dev_pll |= (CMU_DEVPLL_EN | CMU_DEVPLL_OUT);
  46. writel(dev_pll, priv->base + CMU_DEVPLL);
  47. udelay(PLL_STABILITY_WAIT_US);
  48. /* Source CORE_PLL for CORE_CLK */
  49. clrsetbits_le32(priv->base + CMU_BUSCLK, CMU_CORECLK_MASK,
  50. CMU_CORECLK_CPLL);
  51. /* Source DEV_PLL for DEV_CLK */
  52. setbits_le32(priv->base + CMU_DEVPLL, CMU_DEVPLL_CLK);
  53. udelay(PLL_STABILITY_WAIT_US);
  54. }
  55. int owl_clk_enable(struct clk *clk)
  56. {
  57. struct owl_clk_priv *priv = dev_get_priv(clk->dev);
  58. enum owl_soc model = dev_get_driver_data(clk->dev);
  59. switch (clk->id) {
  60. case CLK_UART5:
  61. if (model != S900)
  62. return -EINVAL;
  63. /* Source HOSC for UART5 interface */
  64. clrbits_le32(priv->base + CMU_UART5CLK, CMU_UARTCLK_SRC_DEVPLL);
  65. /* Enable UART5 interface clock */
  66. setbits_le32(priv->base + CMU_DEVCLKEN1, CMU_DEVCLKEN1_UART5);
  67. break;
  68. case CLK_UART3:
  69. if (model != S700)
  70. return -EINVAL;
  71. /* Source HOSC for UART3 interface */
  72. clrbits_le32(priv->base + CMU_UART3CLK, CMU_UARTCLK_SRC_DEVPLL);
  73. /* Enable UART3 interface clock */
  74. setbits_le32(priv->base + CMU_DEVCLKEN1, CMU_DEVCLKEN1_UART3);
  75. break;
  76. case CLK_RMII_REF:
  77. case CLK_ETHERNET:
  78. setbits_le32(priv->base + CMU_DEVCLKEN1, CMU_DEVCLKEN1_ETH);
  79. setbits_le32(priv->base + CMU_ETHERNETPLL, 5);
  80. break;
  81. case CLK_SD0:
  82. setbits_le32(priv->base + CMU_DEVCLKEN0, CMU_DEVCLKEN0_SD0);
  83. break;
  84. default:
  85. return -EINVAL;
  86. }
  87. return 0;
  88. }
  89. int owl_clk_disable(struct clk *clk)
  90. {
  91. struct owl_clk_priv *priv = dev_get_priv(clk->dev);
  92. enum owl_soc model = dev_get_driver_data(clk->dev);
  93. switch (clk->id) {
  94. case CLK_UART5:
  95. if (model != S900)
  96. return -EINVAL;
  97. /* Disable UART5 interface clock */
  98. clrbits_le32(priv->base + CMU_DEVCLKEN1, CMU_DEVCLKEN1_UART5);
  99. break;
  100. case CLK_UART3:
  101. if (model != S700)
  102. return -EINVAL;
  103. /* Disable UART3 interface clock */
  104. clrbits_le32(priv->base + CMU_DEVCLKEN1, CMU_DEVCLKEN1_UART3);
  105. break;
  106. case CLK_RMII_REF:
  107. case CLK_ETHERNET:
  108. clrbits_le32(priv->base + CMU_DEVCLKEN1, CMU_DEVCLKEN1_ETH);
  109. break;
  110. case CLK_SD0:
  111. clrbits_le32(priv->base + CMU_DEVCLKEN0, CMU_DEVCLKEN0_SD0);
  112. break;
  113. default:
  114. return -EINVAL;
  115. }
  116. return 0;
  117. }
  118. static ulong get_sd_parent_rate(struct owl_clk_priv *priv, u32 dev_index)
  119. {
  120. ulong rate;
  121. u32 reg;
  122. reg = readl(priv->base + (CMU_SD0CLK + dev_index * 0x4));
  123. /* Clock output of DEV/NAND_PLL
  124. * Range: 48M ~ 756M
  125. * Frequency= PLLCLK * 6
  126. */
  127. if (reg & 0x200)
  128. rate = readl(priv->base + CMU_NANDPLL) & 0x7f;
  129. else
  130. rate = readl(priv->base + CMU_DEVPLL) & 0x7f;
  131. rate *= 6000000;
  132. return rate;
  133. }
  134. static ulong owl_get_sd_clk_rate(struct owl_clk_priv *priv, int sd_index)
  135. {
  136. uint div, val;
  137. ulong parent_rate = get_sd_parent_rate(priv, sd_index);
  138. val = readl(priv->base + (CMU_SD0CLK + sd_index * 0x4));
  139. div = (val & 0x1f) + 1;
  140. return (parent_rate / div);
  141. }
  142. static ulong owl_set_sd_clk_rate(struct owl_clk_priv *priv, ulong rate,
  143. int sd_index)
  144. {
  145. uint div, val;
  146. ulong parent_rate = get_sd_parent_rate(priv, sd_index);
  147. if (rate == 0)
  148. return rate;
  149. div = (parent_rate / rate);
  150. val = readl(priv->base + (CMU_SD0CLK + sd_index * 0x4));
  151. /* Bits 4..0 is used to program div value and bit 8 to enable
  152. * divide by 128 circuit
  153. */
  154. val &= ~0x11f;
  155. if (div >= 128) {
  156. div = div / 128;
  157. val |= 0x100; /* enable divide by 128 circuit */
  158. }
  159. val |= ((div - 1) & 0x1f);
  160. writel(val, priv->base + (CMU_SD0CLK + sd_index * 0x4));
  161. return owl_get_sd_clk_rate(priv, 0);
  162. }
  163. static ulong owl_clk_get_rate(struct clk *clk)
  164. {
  165. struct owl_clk_priv *priv = dev_get_priv(clk->dev);
  166. ulong rate;
  167. switch (clk->id) {
  168. case CLK_SD0:
  169. rate = owl_get_sd_clk_rate(priv, 0);
  170. break;
  171. default:
  172. return -ENOENT;
  173. }
  174. return rate;
  175. }
  176. static ulong owl_clk_set_rate(struct clk *clk, ulong rate)
  177. {
  178. struct owl_clk_priv *priv = dev_get_priv(clk->dev);
  179. ulong new_rate;
  180. switch (clk->id) {
  181. case CLK_SD0:
  182. new_rate = owl_set_sd_clk_rate(priv, rate, 0);
  183. break;
  184. default:
  185. return -ENOENT;
  186. }
  187. return new_rate;
  188. }
  189. static int owl_clk_probe(struct udevice *dev)
  190. {
  191. struct owl_clk_priv *priv = dev_get_priv(dev);
  192. priv->base = dev_read_addr(dev);
  193. if (priv->base == FDT_ADDR_T_NONE)
  194. return -EINVAL;
  195. /* setup necessary clocks */
  196. owl_clk_init(priv);
  197. return 0;
  198. }
  199. static const struct clk_ops owl_clk_ops = {
  200. .enable = owl_clk_enable,
  201. .disable = owl_clk_disable,
  202. .get_rate = owl_clk_get_rate,
  203. .set_rate = owl_clk_set_rate,
  204. };
  205. static const struct udevice_id owl_clk_ids[] = {
  206. #if defined(CONFIG_MACH_S900)
  207. { .compatible = "actions,s900-cmu", .data = S900 },
  208. #elif defined(CONFIG_MACH_S700)
  209. { .compatible = "actions,s700-cmu", .data = S700 },
  210. #endif
  211. { }
  212. };
  213. U_BOOT_DRIVER(clk_owl) = {
  214. .name = "clk_owl",
  215. .id = UCLASS_CLK,
  216. .of_match = owl_clk_ids,
  217. .ops = &owl_clk_ops,
  218. .priv_auto = sizeof(struct owl_clk_priv),
  219. .probe = owl_clk_probe,
  220. };