r8a779a0-cpg-mssr.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * r8a779a0 Clock Pulse Generator / Module Standby and Software Reset
  4. *
  5. * Copyright (C) 2020 Renesas Electronics Corp.
  6. *
  7. * Based on r8a7795-cpg-mssr.c
  8. *
  9. * Copyright (C) 2015 Glider bvba
  10. * Copyright (C) 2015 Renesas Electronics Corp.
  11. */
  12. #include <common.h>
  13. #include <clk-uclass.h>
  14. #include <dm.h>
  15. #include <dt-bindings/clock/r8a779a0-cpg-mssr.h>
  16. #include "renesas-cpg-mssr.h"
  17. #include "rcar-gen3-cpg.h"
  18. enum clk_ids {
  19. /* Core Clock Outputs exported to DT */
  20. LAST_DT_CORE_CLK = R8A779A0_CLK_OSC,
  21. /* External Input Clocks */
  22. CLK_EXTAL,
  23. CLK_EXTALR,
  24. /* Internal Core Clocks */
  25. CLK_MAIN,
  26. CLK_PLL1,
  27. CLK_PLL20,
  28. CLK_PLL21,
  29. CLK_PLL30,
  30. CLK_PLL31,
  31. CLK_PLL5,
  32. CLK_PLL1_DIV2,
  33. CLK_PLL20_DIV2,
  34. CLK_PLL21_DIV2,
  35. CLK_PLL30_DIV2,
  36. CLK_PLL31_DIV2,
  37. CLK_PLL5_DIV2,
  38. CLK_PLL5_DIV4,
  39. CLK_S1,
  40. CLK_S3,
  41. CLK_SDSRC,
  42. CLK_RPCSRC,
  43. CLK_OCO,
  44. /* Module Clocks */
  45. MOD_CLK_BASE
  46. };
  47. #define DEF_PLL(_name, _id, _offset) \
  48. DEF_BASE(_name, _id, CLK_TYPE_GEN4_PLL2X_3X, CLK_MAIN, \
  49. .offset = _offset)
  50. static const struct cpg_core_clk r8a779a0_core_clks[] = {
  51. /* External Clock Inputs */
  52. DEF_INPUT("extal", CLK_EXTAL),
  53. DEF_INPUT("extalr", CLK_EXTALR),
  54. /* Internal Core Clocks */
  55. DEF_BASE(".main", CLK_MAIN, CLK_TYPE_GEN4_MAIN, CLK_EXTAL),
  56. DEF_BASE(".pll1", CLK_PLL1, CLK_TYPE_GEN4_PLL1, CLK_MAIN),
  57. DEF_BASE(".pll5", CLK_PLL5, CLK_TYPE_GEN4_PLL5, CLK_MAIN),
  58. DEF_PLL(".pll20", CLK_PLL20, 0x0834),
  59. DEF_PLL(".pll21", CLK_PLL21, 0x0838),
  60. DEF_PLL(".pll30", CLK_PLL30, 0x083c),
  61. DEF_PLL(".pll31", CLK_PLL31, 0x0840),
  62. DEF_FIXED(".pll1_div2", CLK_PLL1_DIV2, CLK_PLL1, 2, 1),
  63. DEF_FIXED(".pll20_div2", CLK_PLL20_DIV2, CLK_PLL20, 2, 1),
  64. DEF_FIXED(".pll21_div2", CLK_PLL21_DIV2, CLK_PLL21, 2, 1),
  65. DEF_FIXED(".pll30_div2", CLK_PLL30_DIV2, CLK_PLL30, 2, 1),
  66. DEF_FIXED(".pll31_div2", CLK_PLL31_DIV2, CLK_PLL31, 2, 1),
  67. DEF_FIXED(".pll5_div2", CLK_PLL5_DIV2, CLK_PLL5, 2, 1),
  68. DEF_FIXED(".pll5_div4", CLK_PLL5_DIV4, CLK_PLL5_DIV2, 2, 1),
  69. DEF_FIXED(".s1", CLK_S1, CLK_PLL1_DIV2, 2, 1),
  70. DEF_FIXED(".s3", CLK_S3, CLK_PLL1_DIV2, 4, 1),
  71. DEF_FIXED(".sdsrc", CLK_SDSRC, CLK_PLL5_DIV4, 1, 1),
  72. DEF_RATE(".oco", CLK_OCO, 32768),
  73. DEF_BASE(".rpcsrc", CLK_RPCSRC, CLK_TYPE_GEN4_RPCSRC, CLK_PLL5),
  74. /* Core Clock Outputs */
  75. DEF_GEN4_Z("z0", R8A779A0_CLK_Z0, CLK_TYPE_GEN4_Z, CLK_PLL20, 2, 0),
  76. DEF_GEN4_Z("z1", R8A779A0_CLK_Z1, CLK_TYPE_GEN4_Z, CLK_PLL21, 2, 8),
  77. DEF_FIXED("zx", R8A779A0_CLK_ZX, CLK_PLL20_DIV2, 2, 1),
  78. DEF_FIXED("s1d1", R8A779A0_CLK_S1D1, CLK_S1, 1, 1),
  79. DEF_FIXED("s1d2", R8A779A0_CLK_S1D2, CLK_S1, 2, 1),
  80. DEF_FIXED("s1d4", R8A779A0_CLK_S1D4, CLK_S1, 4, 1),
  81. DEF_FIXED("s1d8", R8A779A0_CLK_S1D8, CLK_S1, 8, 1),
  82. DEF_FIXED("s1d12", R8A779A0_CLK_S1D12, CLK_S1, 12, 1),
  83. DEF_FIXED("s3d1", R8A779A0_CLK_S3D1, CLK_S3, 1, 1),
  84. DEF_FIXED("s3d2", R8A779A0_CLK_S3D2, CLK_S3, 2, 1),
  85. DEF_FIXED("s3d4", R8A779A0_CLK_S3D4, CLK_S3, 4, 1),
  86. DEF_FIXED("zs", R8A779A0_CLK_ZS, CLK_PLL1_DIV2, 4, 1),
  87. DEF_FIXED("zt", R8A779A0_CLK_ZT, CLK_PLL1_DIV2, 2, 1),
  88. DEF_FIXED("ztr", R8A779A0_CLK_ZTR, CLK_PLL1_DIV2, 2, 1),
  89. DEF_FIXED("zr", R8A779A0_CLK_ZR, CLK_PLL1_DIV2, 1, 1),
  90. DEF_FIXED("cnndsp", R8A779A0_CLK_CNNDSP, CLK_PLL5_DIV4, 1, 1),
  91. DEF_FIXED("vip", R8A779A0_CLK_VIP, CLK_PLL5, 5, 1),
  92. DEF_FIXED("adgh", R8A779A0_CLK_ADGH, CLK_PLL5_DIV4, 1, 1),
  93. DEF_FIXED("icu", R8A779A0_CLK_ICU, CLK_PLL5_DIV4, 2, 1),
  94. DEF_FIXED("icud2", R8A779A0_CLK_ICUD2, CLK_PLL5_DIV4, 4, 1),
  95. DEF_FIXED("vcbus", R8A779A0_CLK_VCBUS, CLK_PLL5_DIV4, 1, 1),
  96. DEF_FIXED("cbfusa", R8A779A0_CLK_CBFUSA, CLK_EXTAL, 2, 1),
  97. DEF_FIXED("cp", R8A779A0_CLK_CP, CLK_EXTAL, 2, 1),
  98. DEF_FIXED("cl16mck", R8A779A0_CLK_CL16MCK, CLK_PLL1_DIV2, 64, 1),
  99. DEF_GEN4_SDH("sd0h", R8A779A0_CLK_SD0H, CLK_SDSRC, 0x870),
  100. DEF_GEN4_SD("sd0", R8A779A0_CLK_SD0, R8A779A0_CLK_SD0H, 0x870),
  101. DEF_BASE("rpc", R8A779A0_CLK_RPC, CLK_TYPE_GEN4_RPC, CLK_RPCSRC),
  102. DEF_BASE("rpcd2", R8A779A0_CLK_RPCD2, CLK_TYPE_GEN4_RPCD2,
  103. R8A779A0_CLK_RPC),
  104. DEF_DIV6P1("mso", R8A779A0_CLK_MSO, CLK_PLL5_DIV4, 0x87c),
  105. DEF_DIV6P1("canfd", R8A779A0_CLK_CANFD, CLK_PLL5_DIV4, 0x878),
  106. DEF_DIV6P1("csi0", R8A779A0_CLK_CSI0, CLK_PLL5_DIV4, 0x880),
  107. DEF_DIV6P1("dsi", R8A779A0_CLK_DSI, CLK_PLL5_DIV4, 0x884),
  108. DEF_GEN4_OSC("osc", R8A779A0_CLK_OSC, CLK_EXTAL, 8),
  109. DEF_GEN4_MDSEL("r", R8A779A0_CLK_R, 29, CLK_EXTALR, 1, CLK_OCO, 1),
  110. };
  111. static const struct mssr_mod_clk r8a779a0_mod_clks[] = {
  112. DEF_MOD("avb0", 211, R8A779A0_CLK_S3D2),
  113. DEF_MOD("avb1", 212, R8A779A0_CLK_S3D2),
  114. DEF_MOD("avb2", 213, R8A779A0_CLK_S3D2),
  115. DEF_MOD("avb3", 214, R8A779A0_CLK_S3D2),
  116. DEF_MOD("avb4", 215, R8A779A0_CLK_S3D2),
  117. DEF_MOD("avb5", 216, R8A779A0_CLK_S3D2),
  118. DEF_MOD("canfd0", 328, R8A779A0_CLK_CANFD),
  119. DEF_MOD("csi40", 331, R8A779A0_CLK_CSI0),
  120. DEF_MOD("csi41", 400, R8A779A0_CLK_CSI0),
  121. DEF_MOD("csi42", 401, R8A779A0_CLK_CSI0),
  122. DEF_MOD("csi43", 402, R8A779A0_CLK_CSI0),
  123. DEF_MOD("du", 411, R8A779A0_CLK_S3D1),
  124. DEF_MOD("dsi0", 415, R8A779A0_CLK_DSI),
  125. DEF_MOD("dsi1", 416, R8A779A0_CLK_DSI),
  126. DEF_MOD("fcpvd0", 508, R8A779A0_CLK_S3D1),
  127. DEF_MOD("fcpvd1", 509, R8A779A0_CLK_S3D1),
  128. DEF_MOD("hscif0", 514, R8A779A0_CLK_S1D2),
  129. DEF_MOD("hscif1", 515, R8A779A0_CLK_S1D2),
  130. DEF_MOD("hscif2", 516, R8A779A0_CLK_S1D2),
  131. DEF_MOD("hscif3", 517, R8A779A0_CLK_S1D2),
  132. DEF_MOD("i2c0", 518, R8A779A0_CLK_S1D4),
  133. DEF_MOD("i2c1", 519, R8A779A0_CLK_S1D4),
  134. DEF_MOD("i2c2", 520, R8A779A0_CLK_S1D4),
  135. DEF_MOD("i2c3", 521, R8A779A0_CLK_S1D4),
  136. DEF_MOD("i2c4", 522, R8A779A0_CLK_S1D4),
  137. DEF_MOD("i2c5", 523, R8A779A0_CLK_S1D4),
  138. DEF_MOD("i2c6", 524, R8A779A0_CLK_S1D4),
  139. DEF_MOD("ispcs0", 612, R8A779A0_CLK_S1D1),
  140. DEF_MOD("ispcs1", 613, R8A779A0_CLK_S1D1),
  141. DEF_MOD("ispcs2", 614, R8A779A0_CLK_S1D1),
  142. DEF_MOD("ispcs3", 615, R8A779A0_CLK_S1D1),
  143. DEF_MOD("msi0", 618, R8A779A0_CLK_MSO),
  144. DEF_MOD("msi1", 619, R8A779A0_CLK_MSO),
  145. DEF_MOD("msi2", 620, R8A779A0_CLK_MSO),
  146. DEF_MOD("msi3", 621, R8A779A0_CLK_MSO),
  147. DEF_MOD("msi4", 622, R8A779A0_CLK_MSO),
  148. DEF_MOD("msi5", 623, R8A779A0_CLK_MSO),
  149. DEF_MOD("rpc-if", 629, R8A779A0_CLK_RPCD2),
  150. DEF_MOD("scif0", 702, R8A779A0_CLK_S1D8),
  151. DEF_MOD("scif1", 703, R8A779A0_CLK_S1D8),
  152. DEF_MOD("scif3", 704, R8A779A0_CLK_S1D8),
  153. DEF_MOD("scif4", 705, R8A779A0_CLK_S1D8),
  154. DEF_MOD("sdhi0", 706, R8A779A0_CLK_SD0),
  155. DEF_MOD("sydm1", 709, R8A779A0_CLK_S1D2),
  156. DEF_MOD("sydm2", 710, R8A779A0_CLK_S1D2),
  157. DEF_MOD("tmu0", 713, R8A779A0_CLK_CL16MCK),
  158. DEF_MOD("tmu1", 714, R8A779A0_CLK_S1D4),
  159. DEF_MOD("tmu2", 715, R8A779A0_CLK_S1D4),
  160. DEF_MOD("tmu3", 716, R8A779A0_CLK_S1D4),
  161. DEF_MOD("tmu4", 717, R8A779A0_CLK_S1D4),
  162. DEF_MOD("tpu0", 718, R8A779A0_CLK_S1D8),
  163. DEF_MOD("vin00", 730, R8A779A0_CLK_S1D1),
  164. DEF_MOD("vin01", 731, R8A779A0_CLK_S1D1),
  165. DEF_MOD("vin02", 800, R8A779A0_CLK_S1D1),
  166. DEF_MOD("vin03", 801, R8A779A0_CLK_S1D1),
  167. DEF_MOD("vin04", 802, R8A779A0_CLK_S1D1),
  168. DEF_MOD("vin05", 803, R8A779A0_CLK_S1D1),
  169. DEF_MOD("vin06", 804, R8A779A0_CLK_S1D1),
  170. DEF_MOD("vin07", 805, R8A779A0_CLK_S1D1),
  171. DEF_MOD("vin10", 806, R8A779A0_CLK_S1D1),
  172. DEF_MOD("vin11", 807, R8A779A0_CLK_S1D1),
  173. DEF_MOD("vin12", 808, R8A779A0_CLK_S1D1),
  174. DEF_MOD("vin13", 809, R8A779A0_CLK_S1D1),
  175. DEF_MOD("vin14", 810, R8A779A0_CLK_S1D1),
  176. DEF_MOD("vin15", 811, R8A779A0_CLK_S1D1),
  177. DEF_MOD("vin16", 812, R8A779A0_CLK_S1D1),
  178. DEF_MOD("vin17", 813, R8A779A0_CLK_S1D1),
  179. DEF_MOD("vin20", 814, R8A779A0_CLK_S1D1),
  180. DEF_MOD("vin21", 815, R8A779A0_CLK_S1D1),
  181. DEF_MOD("vin22", 816, R8A779A0_CLK_S1D1),
  182. DEF_MOD("vin23", 817, R8A779A0_CLK_S1D1),
  183. DEF_MOD("vin24", 818, R8A779A0_CLK_S1D1),
  184. DEF_MOD("vin25", 819, R8A779A0_CLK_S1D1),
  185. DEF_MOD("vin26", 820, R8A779A0_CLK_S1D1),
  186. DEF_MOD("vin27", 821, R8A779A0_CLK_S1D1),
  187. DEF_MOD("vin30", 822, R8A779A0_CLK_S1D1),
  188. DEF_MOD("vin31", 823, R8A779A0_CLK_S1D1),
  189. DEF_MOD("vin32", 824, R8A779A0_CLK_S1D1),
  190. DEF_MOD("vin33", 825, R8A779A0_CLK_S1D1),
  191. DEF_MOD("vin34", 826, R8A779A0_CLK_S1D1),
  192. DEF_MOD("vin35", 827, R8A779A0_CLK_S1D1),
  193. DEF_MOD("vin36", 828, R8A779A0_CLK_S1D1),
  194. DEF_MOD("vin37", 829, R8A779A0_CLK_S1D1),
  195. DEF_MOD("vspd0", 830, R8A779A0_CLK_S3D1),
  196. DEF_MOD("vspd1", 831, R8A779A0_CLK_S3D1),
  197. DEF_MOD("rwdt", 907, R8A779A0_CLK_R),
  198. DEF_MOD("cmt0", 910, R8A779A0_CLK_R),
  199. DEF_MOD("cmt1", 911, R8A779A0_CLK_R),
  200. DEF_MOD("cmt2", 912, R8A779A0_CLK_R),
  201. DEF_MOD("cmt3", 913, R8A779A0_CLK_R),
  202. DEF_MOD("pfc0", 915, R8A779A0_CLK_CP),
  203. DEF_MOD("pfc1", 916, R8A779A0_CLK_CP),
  204. DEF_MOD("pfc2", 917, R8A779A0_CLK_CP),
  205. DEF_MOD("pfc3", 918, R8A779A0_CLK_CP),
  206. DEF_MOD("tsc", 919, R8A779A0_CLK_CL16MCK),
  207. DEF_MOD("vspx0", 1028, R8A779A0_CLK_S1D1),
  208. DEF_MOD("vspx1", 1029, R8A779A0_CLK_S1D1),
  209. DEF_MOD("vspx2", 1030, R8A779A0_CLK_S1D1),
  210. DEF_MOD("vspx3", 1031, R8A779A0_CLK_S1D1),
  211. };
  212. /*
  213. * CPG Clock Data
  214. */
  215. /*
  216. * MD EXTAL PLL1 PLL20 PLL30 PLL4 PLL5 OSC
  217. * 14 13 (MHz) 21 31
  218. * ----------------------------------------------------------------
  219. * 0 0 16.66 x 1 x128 x216 x128 x144 x192 /16
  220. * 0 1 20 x 1 x106 x180 x106 x120 x160 /19
  221. * 1 0 Prohibited setting
  222. * 1 1 33.33 / 2 x128 x216 x128 x144 x192 /32
  223. */
  224. #define CPG_PLL_CONFIG_INDEX(md) ((((md) & BIT(14)) >> 13) | \
  225. (((md) & BIT(13)) >> 13))
  226. static const struct rcar_gen4_cpg_pll_config cpg_pll_configs[4] = {
  227. /* EXTAL div PLL1 mult/div PLL2 mult/div PLL3 mult/div PLL4 mult/div PLL5 mult/div PLL6 mult/div OSC prediv */
  228. { 1, 128, 1, 0, 0, 0, 0, 144, 1, 192, 1, 0, 0, 16, },
  229. { 1, 106, 1, 0, 0, 0, 0, 120, 1, 160, 1, 0, 0, 19, },
  230. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, },
  231. { 2, 128, 1, 0, 0, 0, 0, 144, 1, 192, 1, 0, 0, 32, },
  232. };
  233. /*
  234. * Note that the only clock left running before booting Linux are now
  235. * MFIS, INTC-AP, INTC-EX and SCIF0 on V3U
  236. */
  237. #define MSTPCR7_SCIF0 BIT(2)
  238. #define MSTPCR6_MFIS BIT(17)
  239. #define MSTPCR6_INTC BIT(11) /* No information: INTC-AP, INTC-EX */
  240. static const struct mstp_stop_table r8a779a0_mstp_table[] = {
  241. { 0x003f7ffe, 0x0, 0x0, 0x0 },
  242. { 0x00cb0000, 0x0, 0x0, 0x0 },
  243. { 0x0001f800, 0x0, 0x0, 0x0 },
  244. { 0x90000000, 0x0, 0x0, 0x0 },
  245. { 0x0001c807, 0x0, 0x0, 0x0 },
  246. { 0x7e03c380, 0x0, 0x0, 0x0 },
  247. { 0x1f01f001, MSTPCR6_MFIS, 0x0, 0x0 },
  248. { 0xffffe040, MSTPCR7_SCIF0, 0x0, 0x0 },
  249. { 0xffffffff, 0x0, 0x0, 0x0 },
  250. { 0x00003c78, 0x0, 0x0, 0x0 },
  251. { 0xf0000000, 0x0, 0x0, 0x0 },
  252. { 0x0000000f, 0x0, 0x0, 0x0 },
  253. { 0xbe800000, 0x0, 0x0, 0x0 },
  254. { 0x00000037, 0x0, 0x0, 0x0 },
  255. { 0x00000000, 0x0, 0x0, 0x0 },
  256. };
  257. static const void *r8a779a0_get_pll_config(const u32 cpg_mode)
  258. {
  259. return &cpg_pll_configs[CPG_PLL_CONFIG_INDEX(cpg_mode)];
  260. }
  261. static const struct cpg_mssr_info r8a779a0_cpg_mssr_info = {
  262. .core_clk = r8a779a0_core_clks,
  263. .core_clk_size = ARRAY_SIZE(r8a779a0_core_clks),
  264. .mod_clk = r8a779a0_mod_clks,
  265. .mod_clk_size = ARRAY_SIZE(r8a779a0_mod_clks),
  266. .mstp_table = r8a779a0_mstp_table,
  267. .mstp_table_size = ARRAY_SIZE(r8a779a0_mstp_table),
  268. .reset_node = "renesas,r8a779a0-rst",
  269. .reset_modemr_offset = CPG_RST_MODEMR0,
  270. .extalr_node = "extalr",
  271. .mod_clk_base = MOD_CLK_BASE,
  272. .clk_extal_id = CLK_EXTAL,
  273. .clk_extalr_id = CLK_EXTALR,
  274. .get_pll_config = r8a779a0_get_pll_config,
  275. .reg_layout = CLK_REG_LAYOUT_RCAR_GEN4,
  276. };
  277. static const struct udevice_id r8a779a0_cpg_ids[] = {
  278. {
  279. .compatible = "renesas,r8a779a0-cpg-mssr",
  280. .data = (ulong)&r8a779a0_cpg_mssr_info
  281. },
  282. { }
  283. };
  284. U_BOOT_DRIVER(cpg_r8a779a0) = {
  285. .name = "cpg_r8a779a0",
  286. .id = UCLASS_NOP,
  287. .of_match = r8a779a0_cpg_ids,
  288. .bind = gen3_cpg_bind,
  289. };