gpio-rcar.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2017 Marek Vasut <marek.vasut@gmail.com>
  4. */
  5. #include <common.h>
  6. #include <clk.h>
  7. #include <dm.h>
  8. #include <malloc.h>
  9. #include <asm/global_data.h>
  10. #include <dm/device_compat.h>
  11. #include <dm/pinctrl.h>
  12. #include <errno.h>
  13. #include <asm/gpio.h>
  14. #include <asm/io.h>
  15. #include <linux/bitops.h>
  16. #include "../pinctrl/renesas/sh_pfc.h"
  17. #define GPIO_IOINTSEL 0x00 /* General IO/Interrupt Switching Register */
  18. #define GPIO_INOUTSEL 0x04 /* General Input/Output Switching Register */
  19. #define GPIO_OUTDT 0x08 /* General Output Register */
  20. #define GPIO_INDT 0x0c /* General Input Register */
  21. #define GPIO_INTDT 0x10 /* Interrupt Display Register */
  22. #define GPIO_INTCLR 0x14 /* Interrupt Clear Register */
  23. #define GPIO_INTMSK 0x18 /* Interrupt Mask Register */
  24. #define GPIO_MSKCLR 0x1c /* Interrupt Mask Clear Register */
  25. #define GPIO_POSNEG 0x20 /* Positive/Negative Logic Select Register */
  26. #define GPIO_EDGLEVEL 0x24 /* Edge/level Select Register */
  27. #define GPIO_FILONOFF 0x28 /* Chattering Prevention On/Off Register */
  28. #define GPIO_BOTHEDGE 0x4c /* One Edge/Both Edge Select Register */
  29. #define GPIO_INEN 0x50 /* General Input Enable Register */
  30. #define RCAR_MAX_GPIO_PER_BANK 32
  31. #define RCAR_GPIO_HAS_INEN BIT(0)
  32. DECLARE_GLOBAL_DATA_PTR;
  33. struct rcar_gpio_priv {
  34. void __iomem *regs;
  35. u32 quirks;
  36. int pfc_offset;
  37. };
  38. static int rcar_gpio_get_value(struct udevice *dev, unsigned offset)
  39. {
  40. struct rcar_gpio_priv *priv = dev_get_priv(dev);
  41. const u32 bit = BIT(offset);
  42. /*
  43. * Testing on r8a7790 shows that INDT does not show correct pin state
  44. * when configured as output, so use OUTDT in case of output pins.
  45. */
  46. if (readl(priv->regs + GPIO_INOUTSEL) & bit)
  47. return !!(readl(priv->regs + GPIO_OUTDT) & bit);
  48. else
  49. return !!(readl(priv->regs + GPIO_INDT) & bit);
  50. }
  51. static int rcar_gpio_set_value(struct udevice *dev, unsigned offset,
  52. int value)
  53. {
  54. struct rcar_gpio_priv *priv = dev_get_priv(dev);
  55. if (value)
  56. setbits_le32(priv->regs + GPIO_OUTDT, BIT(offset));
  57. else
  58. clrbits_le32(priv->regs + GPIO_OUTDT, BIT(offset));
  59. return 0;
  60. }
  61. static void rcar_gpio_set_direction(struct udevice *dev, unsigned offset,
  62. bool output)
  63. {
  64. struct rcar_gpio_priv *priv = dev_get_priv(dev);
  65. void __iomem *regs = priv->regs;
  66. /*
  67. * follow steps in the GPIO documentation for
  68. * "Setting General Output Mode" and
  69. * "Setting General Input Mode"
  70. */
  71. /* Configure postive logic in POSNEG */
  72. clrbits_le32(regs + GPIO_POSNEG, BIT(offset));
  73. /* Select "Input Enable/Disable" in INEN */
  74. if (priv->quirks & RCAR_GPIO_HAS_INEN) {
  75. if (output)
  76. clrbits_le32(regs + GPIO_INEN, BIT(offset));
  77. else
  78. setbits_le32(regs + GPIO_INEN, BIT(offset));
  79. }
  80. /* Select "General Input/Output Mode" in IOINTSEL */
  81. clrbits_le32(regs + GPIO_IOINTSEL, BIT(offset));
  82. /* Select Input Mode or Output Mode in INOUTSEL */
  83. if (output)
  84. setbits_le32(regs + GPIO_INOUTSEL, BIT(offset));
  85. else
  86. clrbits_le32(regs + GPIO_INOUTSEL, BIT(offset));
  87. }
  88. static int rcar_gpio_direction_input(struct udevice *dev, unsigned offset)
  89. {
  90. rcar_gpio_set_direction(dev, offset, false);
  91. return 0;
  92. }
  93. static int rcar_gpio_direction_output(struct udevice *dev, unsigned offset,
  94. int value)
  95. {
  96. /* write GPIO value to output before selecting output mode of pin */
  97. rcar_gpio_set_value(dev, offset, value);
  98. rcar_gpio_set_direction(dev, offset, true);
  99. return 0;
  100. }
  101. static int rcar_gpio_get_function(struct udevice *dev, unsigned offset)
  102. {
  103. struct rcar_gpio_priv *priv = dev_get_priv(dev);
  104. if (readl(priv->regs + GPIO_INOUTSEL) & BIT(offset))
  105. return GPIOF_OUTPUT;
  106. else
  107. return GPIOF_INPUT;
  108. }
  109. static const struct dm_gpio_ops rcar_gpio_ops = {
  110. .request = pinctrl_gpio_request,
  111. .rfree = pinctrl_gpio_free,
  112. .direction_input = rcar_gpio_direction_input,
  113. .direction_output = rcar_gpio_direction_output,
  114. .get_value = rcar_gpio_get_value,
  115. .set_value = rcar_gpio_set_value,
  116. .get_function = rcar_gpio_get_function,
  117. };
  118. static int rcar_gpio_probe(struct udevice *dev)
  119. {
  120. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  121. struct rcar_gpio_priv *priv = dev_get_priv(dev);
  122. struct fdtdec_phandle_args args;
  123. struct clk clk;
  124. int node = dev_of_offset(dev);
  125. int ret;
  126. priv->regs = dev_read_addr_ptr(dev);
  127. priv->quirks = dev_get_driver_data(dev);
  128. uc_priv->bank_name = dev->name;
  129. ret = fdtdec_parse_phandle_with_args(gd->fdt_blob, node, "gpio-ranges",
  130. NULL, 3, 0, &args);
  131. priv->pfc_offset = ret == 0 ? args.args[1] : -1;
  132. uc_priv->gpio_count = ret == 0 ? args.args[2] : RCAR_MAX_GPIO_PER_BANK;
  133. ret = clk_get_by_index(dev, 0, &clk);
  134. if (ret < 0) {
  135. dev_err(dev, "Failed to get GPIO bank clock\n");
  136. return ret;
  137. }
  138. ret = clk_enable(&clk);
  139. clk_free(&clk);
  140. if (ret) {
  141. dev_err(dev, "Failed to enable GPIO bank clock\n");
  142. return ret;
  143. }
  144. return 0;
  145. }
  146. static const struct udevice_id rcar_gpio_ids[] = {
  147. { .compatible = "renesas,gpio-r8a7795" },
  148. { .compatible = "renesas,gpio-r8a7796" },
  149. { .compatible = "renesas,gpio-r8a77965" },
  150. { .compatible = "renesas,gpio-r8a77970" },
  151. { .compatible = "renesas,gpio-r8a77990" },
  152. { .compatible = "renesas,gpio-r8a77995" },
  153. { .compatible = "renesas,gpio-r8a779a0", .data = RCAR_GPIO_HAS_INEN },
  154. { .compatible = "renesas,rcar-gen2-gpio" },
  155. { .compatible = "renesas,rcar-gen3-gpio" },
  156. { .compatible = "renesas,rcar-gen4-gpio", .data = RCAR_GPIO_HAS_INEN },
  157. { /* sentinel */ }
  158. };
  159. U_BOOT_DRIVER(rcar_gpio) = {
  160. .name = "rcar-gpio",
  161. .id = UCLASS_GPIO,
  162. .of_match = rcar_gpio_ids,
  163. .ops = &rcar_gpio_ops,
  164. .priv_auto = sizeof(struct rcar_gpio_priv),
  165. .probe = rcar_gpio_probe,
  166. };