npcm_host_intf.c 2.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Host interface (LPC or eSPI) configuration on Nuvoton BMC
  4. * Copyright (c) 2022 Nuvoton Technology Corp.
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <regmap.h>
  9. #include <syscon.h>
  10. #include <asm/io.h>
  11. #include <dm/device_compat.h>
  12. #include <linux/bitfield.h>
  13. #define SMC_CTL_REG_ADDR 0xc0001001
  14. #define SMC_CTL_HOSTWAIT 0x80
  15. /* GCR Register Offsets */
  16. #define HIFCR 0x50
  17. #define MFSEL1 0x260
  18. #define MFSEL4 0x26c
  19. /* ESPI Register offsets */
  20. #define ESPICFG 0x4
  21. #define ESPIHINDP 0x80
  22. /* MFSEL bit fileds */
  23. #define MFSEL1_LPCSEL BIT(26)
  24. #define MFSEL4_ESPISEL BIT(8)
  25. /* ESPICFG bit fileds */
  26. #define CHSUPP_MASK GENMASK(27, 24)
  27. #define IOMODE_MASK GENMASK(9, 8)
  28. #define IOMODE_SDQ FIELD_PREP(IOMODE_MASK, 3)
  29. #define MAXFREQ_MASK GENMASK(12, 10)
  30. #define MAXFREQ_33MHZ FIELD_PREP(MAXFREQ_MASK, 2)
  31. /* ESPIHINDP bit fileds */
  32. #define AUTO_SBLD BIT(4)
  33. #define AUTO_HS1 BIT(8)
  34. #define AUTO_HS2 BIT(12)
  35. #define AUTO_HS3 BIT(16)
  36. static int npcm_host_intf_bind(struct udevice *dev)
  37. {
  38. struct regmap *syscon;
  39. void __iomem *base;
  40. u32 ch_supp, val;
  41. u32 ioaddr;
  42. const char *type;
  43. int ret;
  44. syscon = syscon_regmap_lookup_by_phandle(dev, "syscon");
  45. if (IS_ERR(syscon)) {
  46. dev_err(dev, "%s: unable to get syscon, dev %s\n", __func__, dev->name);
  47. return PTR_ERR(syscon);
  48. }
  49. ioaddr = dev_read_u32_default(dev, "ioaddr", 0);
  50. if (ioaddr)
  51. regmap_write(syscon, HIFCR, ioaddr);
  52. type = dev_read_string(dev, "type");
  53. if (!type)
  54. return -EINVAL;
  55. if (!strcmp(type, "espi")) {
  56. base = dev_read_addr_ptr(dev);
  57. if (!base)
  58. return -EINVAL;
  59. ret = dev_read_u32(dev, "channel-support", &ch_supp);
  60. if (ret)
  61. return ret;
  62. /* Select eSPI pins function */
  63. regmap_update_bits(syscon, MFSEL1, MFSEL1_LPCSEL, 0);
  64. regmap_update_bits(syscon, MFSEL4, MFSEL4_ESPISEL, MFSEL4_ESPISEL);
  65. val = AUTO_SBLD | AUTO_HS1 | AUTO_HS2 | AUTO_HS3 | ch_supp;
  66. writel(val, base + ESPIHINDP);
  67. val = readl(base + ESPICFG);
  68. val &= ~(CHSUPP_MASK | IOMODE_MASK | MAXFREQ_MASK);
  69. val |= IOMODE_SDQ | MAXFREQ_33MHZ | FIELD_PREP(CHSUPP_MASK, ch_supp);
  70. writel(val, base + ESPICFG);
  71. } else if (!strcmp(type, "lpc")) {
  72. /* Select LPC pin function */
  73. regmap_update_bits(syscon, MFSEL4, MFSEL4_ESPISEL, 0);
  74. regmap_update_bits(syscon, MFSEL1, MFSEL1_LPCSEL, MFSEL1_LPCSEL);
  75. }
  76. /* Release host wait */
  77. setbits_8(SMC_CTL_REG_ADDR, SMC_CTL_HOSTWAIT);
  78. return 0;
  79. }
  80. static const struct udevice_id npcm_hostintf_ids[] = {
  81. { .compatible = "nuvoton,npcm750-host-intf" },
  82. { .compatible = "nuvoton,npcm845-host-intf" },
  83. { }
  84. };
  85. U_BOOT_DRIVER(npcm_host_intf) = {
  86. .name = "npcm_host_intf",
  87. .id = UCLASS_MISC,
  88. .of_match = npcm_hostintf_ids,
  89. .bind = npcm_host_intf_bind,
  90. };