pci_sh7751.c 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * SH7751 PCI Controller (PCIC) for U-Boot.
  4. * (C) Dustin McIntire (dustin@sensoria.com)
  5. * (C) 2007,2008 Nobuhiro Iwamatsu <iwamatsu@nigauri.org>
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <pci.h>
  10. #include <asm/processor.h>
  11. #include <asm/io.h>
  12. #include <asm/pci.h>
  13. #include <linux/bitops.h>
  14. #include <linux/delay.h>
  15. /* Register addresses and such */
  16. #define SH7751_BCR1 (vu_long *)0xFF800000
  17. #define SH7751_BCR2 (vu_short *)0xFF800004
  18. #define SH7751_WCR1 (vu_long *)0xFF800008
  19. #define SH7751_WCR2 (vu_long *)0xFF80000C
  20. #define SH7751_WCR3 (vu_long *)0xFF800010
  21. #define SH7751_MCR (vu_long *)0xFF800014
  22. #define SH7751_BCR3 (vu_short *)0xFF800050
  23. #define SH7751_PCICONF0 (vu_long *)0xFE200000
  24. #define SH7751_PCICONF1 (vu_long *)0xFE200004
  25. #define SH7751_PCICONF2 (vu_long *)0xFE200008
  26. #define SH7751_PCICONF3 (vu_long *)0xFE20000C
  27. #define SH7751_PCICONF4 (vu_long *)0xFE200010
  28. #define SH7751_PCICONF5 (vu_long *)0xFE200014
  29. #define SH7751_PCICONF6 (vu_long *)0xFE200018
  30. #define SH7751_PCICR (vu_long *)0xFE200100
  31. #define SH7751_PCILSR0 (vu_long *)0xFE200104
  32. #define SH7751_PCILSR1 (vu_long *)0xFE200108
  33. #define SH7751_PCILAR0 (vu_long *)0xFE20010C
  34. #define SH7751_PCILAR1 (vu_long *)0xFE200110
  35. #define SH7751_PCIMBR (vu_long *)0xFE2001C4
  36. #define SH7751_PCIIOBR (vu_long *)0xFE2001C8
  37. #define SH7751_PCIPINT (vu_long *)0xFE2001CC
  38. #define SH7751_PCIPINTM (vu_long *)0xFE2001D0
  39. #define SH7751_PCICLKR (vu_long *)0xFE2001D4
  40. #define SH7751_PCIBCR1 (vu_long *)0xFE2001E0
  41. #define SH7751_PCIBCR2 (vu_long *)0xFE2001E4
  42. #define SH7751_PCIWCR1 (vu_long *)0xFE2001E8
  43. #define SH7751_PCIWCR2 (vu_long *)0xFE2001EC
  44. #define SH7751_PCIWCR3 (vu_long *)0xFE2001F0
  45. #define SH7751_PCIMCR (vu_long *)0xFE2001F4
  46. #define SH7751_PCIBCR3 (vu_long *)0xFE2001F8
  47. #define BCR1_BREQEN 0x00080000
  48. #define PCI_SH7751_ID 0x35051054
  49. #define PCI_SH7751R_ID 0x350E1054
  50. #define SH7751_PCICONF1_WCC 0x00000080
  51. #define SH7751_PCICONF1_PER 0x00000040
  52. #define SH7751_PCICONF1_BUM 0x00000004
  53. #define SH7751_PCICONF1_MES 0x00000002
  54. #define SH7751_PCICONF1_CMDS 0x000000C6
  55. #define SH7751_PCI_HOST_BRIDGE 0x6
  56. #define SH7751_PCICR_PREFIX 0xa5000000
  57. #define SH7751_PCICR_PRST 0x00000002
  58. #define SH7751_PCICR_CFIN 0x00000001
  59. #define SH7751_PCIPINT_D3 0x00000002
  60. #define SH7751_PCIPINT_D0 0x00000001
  61. #define SH7751_PCICLKR_PREFIX 0xa5000000
  62. #define SH7751_PCI_MEM_BASE 0xFD000000
  63. #define SH7751_PCI_MEM_SIZE 0x01000000
  64. #define SH7751_PCI_IO_BASE 0xFE240000
  65. #define SH7751_PCI_IO_SIZE 0x00040000
  66. #define SH7751_PCIPAR (vu_long *)0xFE2001C0
  67. #define SH7751_PCIPDR (vu_long *)0xFE200220
  68. #define p4_in(addr) (*addr)
  69. #define p4_out(data, addr) (*addr) = (data)
  70. static int sh7751_pci_read_config(const struct udevice *dev, pci_dev_t bdf,
  71. uint offset, ulong *value,
  72. enum pci_size_t size)
  73. {
  74. u32 addr, reg;
  75. addr = PCI_CONF1_ADDRESS(PCI_BUS(bdf), PCI_DEV(bdf), PCI_FUNC(bdf), offset);
  76. p4_out(addr, SH7751_PCIPAR);
  77. reg = p4_in(SH7751_PCIPDR);
  78. *value = pci_conv_32_to_size(reg, offset, size);
  79. return 0;
  80. }
  81. static int sh7751_pci_write_config(struct udevice *dev, pci_dev_t bdf,
  82. uint offset, ulong value,
  83. enum pci_size_t size)
  84. {
  85. u32 addr, reg, old;
  86. addr = PCI_CONF1_ADDRESS(PCI_BUS(bdf), PCI_DEV(bdf), PCI_FUNC(bdf), offset);
  87. p4_out(addr, SH7751_PCIPAR);
  88. old = p4_in(SH7751_PCIPDR);
  89. reg = pci_conv_size_to_32(old, value, offset, size);
  90. p4_out(reg, SH7751_PCIPDR);
  91. return 0;
  92. }
  93. static int sh7751_pci_probe(struct udevice *dev)
  94. {
  95. /* Double-check that we're a 7751 or 7751R chip */
  96. if (p4_in(SH7751_PCICONF0) != PCI_SH7751_ID
  97. && p4_in(SH7751_PCICONF0) != PCI_SH7751R_ID) {
  98. printf("PCI: Unknown PCI host bridge.\n");
  99. return 1;
  100. }
  101. printf("PCI: SH7751 PCI host bridge found.\n");
  102. /* Double-check some BSC config settings */
  103. /* (Area 3 non-MPX 32-bit, PCI bus pins) */
  104. if ((p4_in(SH7751_BCR1) & 0x20008) == 0x20000) {
  105. printf("SH7751_BCR1 value is wrong(0x%08X)\n",
  106. (unsigned int)p4_in(SH7751_BCR1));
  107. return 2;
  108. }
  109. if ((p4_in(SH7751_BCR2) & 0xC0) != 0xC0) {
  110. printf("SH7751_BCR2 value is wrong(0x%08X)\n",
  111. (unsigned int)p4_in(SH7751_BCR2));
  112. return 3;
  113. }
  114. if (p4_in(SH7751_BCR2) & 0x01) {
  115. printf("SH7751_BCR2 value is wrong(0x%08X)\n",
  116. (unsigned int)p4_in(SH7751_BCR2));
  117. return 4;
  118. }
  119. /* Force BREQEN in BCR1 to allow PCIC access */
  120. p4_out((p4_in(SH7751_BCR1) | BCR1_BREQEN), SH7751_BCR1);
  121. /* Toggle PCI reset pin */
  122. p4_out((SH7751_PCICR_PREFIX | SH7751_PCICR_PRST), SH7751_PCICR);
  123. udelay(32);
  124. p4_out(SH7751_PCICR_PREFIX, SH7751_PCICR);
  125. /* Set cmd bits: WCC, PER, BUM, MES */
  126. /* (Addr/Data stepping, Parity enabled, Bus Master, Memory enabled) */
  127. p4_out(0xfb900047, SH7751_PCICONF1); /* K.Kino */
  128. /* Define this host as the host bridge */
  129. p4_out((SH7751_PCI_HOST_BRIDGE << 24), SH7751_PCICONF2);
  130. /* Force PCI clock(s) on */
  131. p4_out(0, SH7751_PCICLKR);
  132. p4_out(0x03, SH7751_PCICLKR);
  133. /* Clear powerdown IRQs, also mask them (unused) */
  134. p4_out((SH7751_PCIPINT_D0 | SH7751_PCIPINT_D3), SH7751_PCIPINT);
  135. p4_out(0, SH7751_PCIPINTM);
  136. p4_out(0xab000001, SH7751_PCICONF4);
  137. /* Set up target memory mappings (for external DMA access) */
  138. /* Map both P0 and P2 range to Area 3 RAM for ease of use */
  139. p4_out(CFG_SYS_SDRAM_SIZE - 0x100000, SH7751_PCILSR0);
  140. p4_out(CFG_SYS_SDRAM_BASE & 0x1FF00000, SH7751_PCILAR0);
  141. p4_out(CFG_SYS_SDRAM_BASE & 0xFFF00000, SH7751_PCICONF5);
  142. p4_out(0, SH7751_PCILSR1);
  143. p4_out(0, SH7751_PCILAR1);
  144. p4_out(0xd0000000, SH7751_PCICONF6);
  145. /* Map memory window to same address on PCI bus */
  146. p4_out(SH7751_PCI_MEM_BASE, SH7751_PCIMBR);
  147. /* Map IO window to same address on PCI bus */
  148. p4_out(SH7751_PCI_IO_BASE, SH7751_PCIIOBR);
  149. /* set BREQEN */
  150. p4_out(inl(SH7751_BCR1) | 0x00080000, SH7751_BCR1);
  151. /* Copy BSC registers into PCI BSC */
  152. p4_out(inl(SH7751_BCR1), SH7751_PCIBCR1);
  153. p4_out(inw(SH7751_BCR2), SH7751_PCIBCR2);
  154. p4_out(inw(SH7751_BCR3), SH7751_PCIBCR3);
  155. p4_out(inl(SH7751_WCR1), SH7751_PCIWCR1);
  156. p4_out(inl(SH7751_WCR2), SH7751_PCIWCR2);
  157. p4_out(inl(SH7751_WCR3), SH7751_PCIWCR3);
  158. p4_out(inl(SH7751_MCR), SH7751_PCIMCR);
  159. /* Finally, set central function init complete */
  160. p4_out((SH7751_PCICR_PREFIX | SH7751_PCICR_CFIN), SH7751_PCICR);
  161. return 0;
  162. }
  163. static const struct dm_pci_ops sh7751_pci_ops = {
  164. .read_config = sh7751_pci_read_config,
  165. .write_config = sh7751_pci_write_config,
  166. };
  167. static const struct udevice_id sh7751_pci_ids[] = {
  168. { .compatible = "renesas,pci-sh7751" },
  169. { }
  170. };
  171. U_BOOT_DRIVER(sh7751_pci) = {
  172. .name = "sh7751_pci",
  173. .id = UCLASS_PCI,
  174. .of_match = sh7751_pci_ids,
  175. .ops = &sh7751_pci_ops,
  176. .probe = sh7751_pci_probe,
  177. };