pcie_dw_rockchip.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Rockchip DesignWare based PCIe host controller driver
  4. *
  5. * Copyright (c) 2021 Rockchip, Inc.
  6. */
  7. #include <common.h>
  8. #include <clk.h>
  9. #include <dm.h>
  10. #include <generic-phy.h>
  11. #include <pci.h>
  12. #include <power-domain.h>
  13. #include <reset.h>
  14. #include <syscon.h>
  15. #include <asm/arch-rockchip/clock.h>
  16. #include <asm/global_data.h>
  17. #include <asm/io.h>
  18. #include <asm-generic/gpio.h>
  19. #include <dm/device_compat.h>
  20. #include <linux/iopoll.h>
  21. #include <linux/delay.h>
  22. #include <power/regulator.h>
  23. #include "pcie_dw_common.h"
  24. DECLARE_GLOBAL_DATA_PTR;
  25. /**
  26. * struct rk_pcie - RK DW PCIe controller state
  27. *
  28. * @vpcie3v3: The 3.3v power supply for slot
  29. * @apb_base: The base address of vendor regs
  30. * @rst_gpio: The #PERST signal for slot
  31. */
  32. struct rk_pcie {
  33. /* Must be first member of the struct */
  34. struct pcie_dw dw;
  35. struct udevice *vpcie3v3;
  36. void *apb_base;
  37. struct phy phy;
  38. struct clk_bulk clks;
  39. struct reset_ctl_bulk rsts;
  40. struct gpio_desc rst_gpio;
  41. u32 gen;
  42. };
  43. /* Parameters for the waiting for iATU enabled routine */
  44. #define PCIE_CLIENT_GENERAL_DEBUG 0x104
  45. #define PCIE_CLIENT_HOT_RESET_CTRL 0x180
  46. #define PCIE_LTSSM_ENABLE_ENHANCE BIT(4)
  47. #define PCIE_CLIENT_LTSSM_STATUS 0x300
  48. #define SMLH_LINKUP BIT(16)
  49. #define RDLH_LINKUP BIT(17)
  50. #define PCIE_CLIENT_DBG_FIFO_MODE_CON 0x310
  51. #define PCIE_CLIENT_DBG_FIFO_PTN_HIT_D0 0x320
  52. #define PCIE_CLIENT_DBG_FIFO_PTN_HIT_D1 0x324
  53. #define PCIE_CLIENT_DBG_FIFO_TRN_HIT_D0 0x328
  54. #define PCIE_CLIENT_DBG_FIFO_TRN_HIT_D1 0x32c
  55. #define PCIE_CLIENT_DBG_FIFO_STATUS 0x350
  56. #define PCIE_CLIENT_DBG_TRANSITION_DATA 0xffff0000
  57. #define PCIE_CLIENT_DBF_EN 0xffff0003
  58. #define PCIE_TYPE0_HDR_DBI2_OFFSET 0x100000
  59. static int rk_pcie_read(void __iomem *addr, int size, u32 *val)
  60. {
  61. if ((uintptr_t)addr & (size - 1)) {
  62. *val = 0;
  63. return -EOPNOTSUPP;
  64. }
  65. if (size == 4) {
  66. *val = readl(addr);
  67. } else if (size == 2) {
  68. *val = readw(addr);
  69. } else if (size == 1) {
  70. *val = readb(addr);
  71. } else {
  72. *val = 0;
  73. return -ENODEV;
  74. }
  75. return 0;
  76. }
  77. static int rk_pcie_write(void __iomem *addr, int size, u32 val)
  78. {
  79. if ((uintptr_t)addr & (size - 1))
  80. return -EOPNOTSUPP;
  81. if (size == 4)
  82. writel(val, addr);
  83. else if (size == 2)
  84. writew(val, addr);
  85. else if (size == 1)
  86. writeb(val, addr);
  87. else
  88. return -ENODEV;
  89. return 0;
  90. }
  91. static u32 __rk_pcie_read_apb(struct rk_pcie *rk_pcie, void __iomem *base,
  92. u32 reg, size_t size)
  93. {
  94. int ret;
  95. u32 val;
  96. ret = rk_pcie_read(base + reg, size, &val);
  97. if (ret)
  98. dev_err(rk_pcie->dw.dev, "Read APB address failed\n");
  99. return val;
  100. }
  101. static void __rk_pcie_write_apb(struct rk_pcie *rk_pcie, void __iomem *base,
  102. u32 reg, size_t size, u32 val)
  103. {
  104. int ret;
  105. ret = rk_pcie_write(base + reg, size, val);
  106. if (ret)
  107. dev_err(rk_pcie->dw.dev, "Write APB address failed\n");
  108. }
  109. /**
  110. * rk_pcie_readl_apb() - Read vendor regs
  111. *
  112. * @rk_pcie: Pointer to the PCI controller state
  113. * @reg: Offset of regs
  114. */
  115. static inline u32 rk_pcie_readl_apb(struct rk_pcie *rk_pcie, u32 reg)
  116. {
  117. return __rk_pcie_read_apb(rk_pcie, rk_pcie->apb_base, reg, 0x4);
  118. }
  119. /**
  120. * rk_pcie_writel_apb() - Write vendor regs
  121. *
  122. * @rk_pcie: Pointer to the PCI controller state
  123. * @reg: Offset of regs
  124. * @val: Value to be writen
  125. */
  126. static inline void rk_pcie_writel_apb(struct rk_pcie *rk_pcie, u32 reg,
  127. u32 val)
  128. {
  129. __rk_pcie_write_apb(rk_pcie, rk_pcie->apb_base, reg, 0x4, val);
  130. }
  131. /**
  132. * rk_pcie_configure() - Configure link capabilities and speed
  133. *
  134. * @rk_pcie: Pointer to the PCI controller state
  135. * @cap_speed: The capabilities and speed to configure
  136. *
  137. * Configure the link capabilities and speed in the PCIe root complex.
  138. */
  139. static void rk_pcie_configure(struct rk_pcie *pci, u32 cap_speed)
  140. {
  141. dw_pcie_dbi_write_enable(&pci->dw, true);
  142. /* Disable BAR 0 and BAR 1 */
  143. writel(0, pci->dw.dbi_base + PCIE_TYPE0_HDR_DBI2_OFFSET +
  144. PCI_BASE_ADDRESS_0);
  145. writel(0, pci->dw.dbi_base + PCIE_TYPE0_HDR_DBI2_OFFSET +
  146. PCI_BASE_ADDRESS_1);
  147. clrsetbits_le32(pci->dw.dbi_base + PCIE_LINK_CAPABILITY,
  148. TARGET_LINK_SPEED_MASK, cap_speed);
  149. clrsetbits_le32(pci->dw.dbi_base + PCIE_LINK_CTL_2,
  150. TARGET_LINK_SPEED_MASK, cap_speed);
  151. dw_pcie_dbi_write_enable(&pci->dw, false);
  152. }
  153. static void rk_pcie_enable_debug(struct rk_pcie *rk_pcie)
  154. {
  155. rk_pcie_writel_apb(rk_pcie, PCIE_CLIENT_DBG_FIFO_PTN_HIT_D0,
  156. PCIE_CLIENT_DBG_TRANSITION_DATA);
  157. rk_pcie_writel_apb(rk_pcie, PCIE_CLIENT_DBG_FIFO_PTN_HIT_D1,
  158. PCIE_CLIENT_DBG_TRANSITION_DATA);
  159. rk_pcie_writel_apb(rk_pcie, PCIE_CLIENT_DBG_FIFO_TRN_HIT_D0,
  160. PCIE_CLIENT_DBG_TRANSITION_DATA);
  161. rk_pcie_writel_apb(rk_pcie, PCIE_CLIENT_DBG_FIFO_TRN_HIT_D1,
  162. PCIE_CLIENT_DBG_TRANSITION_DATA);
  163. rk_pcie_writel_apb(rk_pcie, PCIE_CLIENT_DBG_FIFO_MODE_CON,
  164. PCIE_CLIENT_DBF_EN);
  165. }
  166. static void rk_pcie_debug_dump(struct rk_pcie *rk_pcie)
  167. {
  168. u32 loop;
  169. debug("ltssm = 0x%x\n",
  170. rk_pcie_readl_apb(rk_pcie, PCIE_CLIENT_LTSSM_STATUS));
  171. for (loop = 0; loop < 64; loop++)
  172. debug("fifo_status = 0x%x\n",
  173. rk_pcie_readl_apb(rk_pcie, PCIE_CLIENT_DBG_FIFO_STATUS));
  174. }
  175. static inline void rk_pcie_link_status_clear(struct rk_pcie *rk_pcie)
  176. {
  177. rk_pcie_writel_apb(rk_pcie, PCIE_CLIENT_GENERAL_DEBUG, 0x0);
  178. }
  179. static inline void rk_pcie_disable_ltssm(struct rk_pcie *rk_pcie)
  180. {
  181. rk_pcie_writel_apb(rk_pcie, 0x0, 0xc0008);
  182. }
  183. static inline void rk_pcie_enable_ltssm(struct rk_pcie *rk_pcie)
  184. {
  185. rk_pcie_writel_apb(rk_pcie, 0x0, 0xc000c);
  186. }
  187. static int is_link_up(struct rk_pcie *priv)
  188. {
  189. u32 val;
  190. val = rk_pcie_readl_apb(priv, PCIE_CLIENT_LTSSM_STATUS);
  191. if ((val & (RDLH_LINKUP | SMLH_LINKUP)) == 0x30000 &&
  192. (val & GENMASK(5, 0)) == 0x11)
  193. return 1;
  194. return 0;
  195. }
  196. /**
  197. * rk_pcie_link_up() - Wait for the link to come up
  198. *
  199. * @rk_pcie: Pointer to the PCI controller state
  200. * @cap_speed: Desired link speed
  201. *
  202. * Return: 1 (true) for active line and negetive (false) for no link (timeout)
  203. */
  204. static int rk_pcie_link_up(struct rk_pcie *priv, u32 cap_speed)
  205. {
  206. int retries;
  207. if (is_link_up(priv)) {
  208. printf("PCI Link already up before configuration!\n");
  209. return 1;
  210. }
  211. /* DW pre link configurations */
  212. rk_pcie_configure(priv, cap_speed);
  213. rk_pcie_disable_ltssm(priv);
  214. rk_pcie_link_status_clear(priv);
  215. rk_pcie_enable_debug(priv);
  216. /* Reset the device */
  217. if (dm_gpio_is_valid(&priv->rst_gpio))
  218. dm_gpio_set_value(&priv->rst_gpio, 0);
  219. /* Enable LTSSM */
  220. rk_pcie_enable_ltssm(priv);
  221. /*
  222. * PCIe requires the refclk to be stable for 100ms prior to releasing
  223. * PERST. See table 2-4 in section 2.6.2 AC Specifications of the PCI
  224. * Express Card Electromechanical Specification, 1.1. However, we don't
  225. * know if the refclk is coming from RC's PHY or external OSC. If it's
  226. * from RC, so enabling LTSSM is the just right place to release #PERST.
  227. */
  228. mdelay(100);
  229. if (dm_gpio_is_valid(&priv->rst_gpio))
  230. dm_gpio_set_value(&priv->rst_gpio, 1);
  231. /* Check if the link is up or not */
  232. for (retries = 0; retries < 10; retries++) {
  233. if (is_link_up(priv))
  234. break;
  235. mdelay(100);
  236. }
  237. if (retries >= 10) {
  238. dev_err(priv->dw.dev, "PCIe-%d Link Fail\n",
  239. dev_seq(priv->dw.dev));
  240. return -EIO;
  241. }
  242. dev_info(priv->dw.dev, "PCIe Link up, LTSSM is 0x%x\n",
  243. rk_pcie_readl_apb(priv, PCIE_CLIENT_LTSSM_STATUS));
  244. rk_pcie_debug_dump(priv);
  245. return 0;
  246. }
  247. static int rockchip_pcie_init_port(struct udevice *dev)
  248. {
  249. int ret;
  250. u32 val;
  251. struct rk_pcie *priv = dev_get_priv(dev);
  252. ret = reset_assert_bulk(&priv->rsts);
  253. if (ret) {
  254. dev_err(dev, "failed to assert resets (ret=%d)\n", ret);
  255. return ret;
  256. }
  257. /* Set power and maybe external ref clk input */
  258. ret = regulator_set_enable_if_allowed(priv->vpcie3v3, true);
  259. if (ret && ret != -ENOSYS) {
  260. dev_err(dev, "failed to enable vpcie3v3 (ret=%d)\n", ret);
  261. return ret;
  262. }
  263. ret = generic_phy_init(&priv->phy);
  264. if (ret) {
  265. dev_err(dev, "failed to init phy (ret=%d)\n", ret);
  266. goto err_disable_regulator;
  267. }
  268. ret = generic_phy_power_on(&priv->phy);
  269. if (ret) {
  270. dev_err(dev, "failed to power on phy (ret=%d)\n", ret);
  271. goto err_exit_phy;
  272. }
  273. ret = reset_deassert_bulk(&priv->rsts);
  274. if (ret) {
  275. dev_err(dev, "failed to deassert resets (ret=%d)\n", ret);
  276. goto err_power_off_phy;
  277. }
  278. ret = clk_enable_bulk(&priv->clks);
  279. if (ret) {
  280. dev_err(dev, "failed to enable clks (ret=%d)\n", ret);
  281. goto err_deassert_bulk;
  282. }
  283. /* LTSSM EN ctrl mode */
  284. val = rk_pcie_readl_apb(priv, PCIE_CLIENT_HOT_RESET_CTRL);
  285. val |= PCIE_LTSSM_ENABLE_ENHANCE | (PCIE_LTSSM_ENABLE_ENHANCE << 16);
  286. rk_pcie_writel_apb(priv, PCIE_CLIENT_HOT_RESET_CTRL, val);
  287. /* Set RC mode */
  288. rk_pcie_writel_apb(priv, 0x0, 0xf00040);
  289. pcie_dw_setup_host(&priv->dw);
  290. ret = rk_pcie_link_up(priv, priv->gen);
  291. if (ret < 0)
  292. goto err_link_up;
  293. return 0;
  294. err_link_up:
  295. clk_disable_bulk(&priv->clks);
  296. err_deassert_bulk:
  297. reset_assert_bulk(&priv->rsts);
  298. err_power_off_phy:
  299. generic_phy_power_off(&priv->phy);
  300. err_exit_phy:
  301. generic_phy_exit(&priv->phy);
  302. err_disable_regulator:
  303. regulator_set_enable_if_allowed(priv->vpcie3v3, false);
  304. return ret;
  305. }
  306. static int rockchip_pcie_parse_dt(struct udevice *dev)
  307. {
  308. struct rk_pcie *priv = dev_get_priv(dev);
  309. int ret;
  310. priv->dw.dbi_base = dev_read_addr_index_ptr(dev, 0);
  311. if (!priv->dw.dbi_base)
  312. return -EINVAL;
  313. dev_dbg(dev, "DBI address is 0x%p\n", priv->dw.dbi_base);
  314. priv->apb_base = dev_read_addr_index_ptr(dev, 1);
  315. if (!priv->apb_base)
  316. return -EINVAL;
  317. dev_dbg(dev, "APB address is 0x%p\n", priv->apb_base);
  318. priv->dw.cfg_base = dev_read_addr_size_index_ptr(dev, 2,
  319. &priv->dw.cfg_size);
  320. if (!priv->dw.cfg_base)
  321. return -EINVAL;
  322. dev_dbg(dev, "CFG address is 0x%p\n", priv->dw.cfg_base);
  323. ret = gpio_request_by_name(dev, "reset-gpios", 0,
  324. &priv->rst_gpio, GPIOD_IS_OUT);
  325. if (ret) {
  326. dev_err(dev, "failed to find reset-gpios property\n");
  327. return ret;
  328. }
  329. ret = reset_get_bulk(dev, &priv->rsts);
  330. if (ret) {
  331. dev_err(dev, "Can't get reset: %d\n", ret);
  332. goto rockchip_pcie_parse_dt_err_reset_get_bulk;
  333. }
  334. ret = clk_get_bulk(dev, &priv->clks);
  335. if (ret) {
  336. dev_err(dev, "Can't get clock: %d\n", ret);
  337. goto rockchip_pcie_parse_dt_err_clk_get_bulk;
  338. }
  339. ret = device_get_supply_regulator(dev, "vpcie3v3-supply",
  340. &priv->vpcie3v3);
  341. if (ret && ret != -ENOENT) {
  342. dev_err(dev, "failed to get vpcie3v3 supply (ret=%d)\n", ret);
  343. goto rockchip_pcie_parse_dt_err_supply_regulator;
  344. }
  345. ret = generic_phy_get_by_index(dev, 0, &priv->phy);
  346. if (ret) {
  347. dev_err(dev, "failed to get pcie phy (ret=%d)\n", ret);
  348. goto rockchip_pcie_parse_dt_err_phy_get_by_index;
  349. }
  350. priv->gen = dev_read_u32_default(dev, "max-link-speed",
  351. LINK_SPEED_GEN_3);
  352. return 0;
  353. rockchip_pcie_parse_dt_err_phy_get_by_index:
  354. /* regulators don't need release */
  355. rockchip_pcie_parse_dt_err_supply_regulator:
  356. clk_release_bulk(&priv->clks);
  357. rockchip_pcie_parse_dt_err_clk_get_bulk:
  358. reset_release_bulk(&priv->rsts);
  359. rockchip_pcie_parse_dt_err_reset_get_bulk:
  360. dm_gpio_free(dev, &priv->rst_gpio);
  361. return ret;
  362. }
  363. /**
  364. * rockchip_pcie_probe() - Probe the PCIe bus for active link
  365. *
  366. * @dev: A pointer to the device being operated on
  367. *
  368. * Probe for an active link on the PCIe bus and configure the controller
  369. * to enable this port.
  370. *
  371. * Return: 0 on success, else -ENODEV
  372. */
  373. static int rockchip_pcie_probe(struct udevice *dev)
  374. {
  375. struct rk_pcie *priv = dev_get_priv(dev);
  376. struct udevice *ctlr = pci_get_controller(dev);
  377. struct pci_controller *hose = dev_get_uclass_priv(ctlr);
  378. int ret = 0;
  379. priv->dw.first_busno = dev_seq(dev);
  380. priv->dw.dev = dev;
  381. ret = rockchip_pcie_parse_dt(dev);
  382. if (ret)
  383. return ret;
  384. ret = rockchip_pcie_init_port(dev);
  385. if (ret)
  386. goto rockchip_pcie_probe_err_init_port;
  387. dev_info(dev, "PCIE-%d: Link up (Gen%d-x%d, Bus%d)\n",
  388. dev_seq(dev), pcie_dw_get_link_speed(&priv->dw),
  389. pcie_dw_get_link_width(&priv->dw),
  390. hose->first_busno);
  391. ret = pcie_dw_prog_outbound_atu_unroll(&priv->dw,
  392. PCIE_ATU_REGION_INDEX0,
  393. PCIE_ATU_TYPE_MEM,
  394. priv->dw.mem.phys_start,
  395. priv->dw.mem.bus_start,
  396. priv->dw.mem.size);
  397. if (!ret)
  398. return ret;
  399. rockchip_pcie_probe_err_init_port:
  400. clk_release_bulk(&priv->clks);
  401. reset_release_bulk(&priv->rsts);
  402. dm_gpio_free(dev, &priv->rst_gpio);
  403. return ret;
  404. }
  405. static const struct dm_pci_ops rockchip_pcie_ops = {
  406. .read_config = pcie_dw_read_config,
  407. .write_config = pcie_dw_write_config,
  408. };
  409. static const struct udevice_id rockchip_pcie_ids[] = {
  410. { .compatible = "rockchip,rk3568-pcie" },
  411. { .compatible = "rockchip,rk3588-pcie" },
  412. { }
  413. };
  414. U_BOOT_DRIVER(rockchip_dw_pcie) = {
  415. .name = "pcie_dw_rockchip",
  416. .id = UCLASS_PCI,
  417. .of_match = rockchip_pcie_ids,
  418. .ops = &rockchip_pcie_ops,
  419. .probe = rockchip_pcie_probe,
  420. .priv_auto = sizeof(struct rk_pcie),
  421. };