phy-imx8mq-usb.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2021 NXP
  4. *
  5. */
  6. #include <common.h>
  7. #include <asm/io.h>
  8. #include <dm.h>
  9. #include <errno.h>
  10. #include <generic-phy.h>
  11. #include <linux/bitfield.h>
  12. #include <linux/bitops.h>
  13. #include <linux/delay.h>
  14. #include <linux/err.h>
  15. #include <clk.h>
  16. #include <dm/device_compat.h>
  17. #include <power/regulator.h>
  18. #define PHY_CTRL0 0x0
  19. #define PHY_CTRL0_REF_SSP_EN BIT(2)
  20. #define PHY_CTRL0_FSEL_MASK GENMASK(10, 5)
  21. #define PHY_CTRL0_FSEL_24M 0x2a
  22. #define PHY_CTRL0_FSEL_100M 0x27
  23. #define PHY_CTRL0_SSC_RANGE_MASK GENMASK(23, 21)
  24. #define PHY_CTRL0_SSC_RANGE_4003PPM (0x2 << 21)
  25. #define PHY_CTRL1 0x4
  26. #define PHY_CTRL1_RESET BIT(0)
  27. #define PHY_CTRL1_COMMONONN BIT(1)
  28. #define PHY_CTRL1_ATERESET BIT(3)
  29. #define PHY_CTRL1_DCDENB BIT(17)
  30. #define PHY_CTRL1_CHRGSEL BIT(18)
  31. #define PHY_CTRL1_VDATSRCENB0 BIT(19)
  32. #define PHY_CTRL1_VDATDETENB0 BIT(20)
  33. #define PHY_CTRL2 0x8
  34. #define PHY_CTRL2_TXENABLEN0 BIT(8)
  35. #define PHY_CTRL2_OTG_DISABLE BIT(9)
  36. #define PHY_CTRL3 0xc
  37. #define PHY_CTRL3_COMPDISTUNE_MASK GENMASK(2, 0)
  38. #define PHY_CTRL3_TXPREEMP_TUNE_MASK GENMASK(16, 15)
  39. #define PHY_CTRL3_TXPREEMP_TUNE_SHIFT 15
  40. #define PHY_CTRL3_TXRISE_TUNE_MASK GENMASK(21, 20)
  41. #define PHY_CTRL3_TXRISE_TUNE_SHIFT 20
  42. /* 1111: +24% ... 0000: -6% step: 2% */
  43. #define PHY_CTRL3_TXVREF_TUNE_MASK GENMASK(25, 22)
  44. #define PHY_CTRL3_TXVREF_TUNE_SHIFT 22
  45. #define PHY_CTRL3_TX_VBOOST_LEVEL_MASK GENMASK(31, 29)
  46. #define PHY_CTRL3_TX_VBOOST_LEVEL_SHIFT 29
  47. #define PHY_CTRL4 0x10
  48. #define PHY_CTRL4_PCS_TX_DEEMPH_3P5DB_MASK GENMASK(20, 15)
  49. #define PHY_CTRL4_PCS_TX_DEEMPH_3P5DB_SHIFT 15
  50. #define PHY_CTRL5 0x14
  51. #define PHY_CTRL5_DMPWD_OVERRIDE_SEL BIT(23)
  52. #define PHY_CTRL5_DMPWD_OVERRIDE BIT(22)
  53. #define PHY_CTRL5_DPPWD_OVERRIDE_SEL BIT(21)
  54. #define PHY_CTRL5_DPPWD_OVERRIDE BIT(20)
  55. #define PHY_CTRL5_PCS_TX_SWING_FULL_MASK GENMASK(6, 0)
  56. #define PHY_CTRL6 0x18
  57. #define PHY_CTRL6_RXTERM_OVERRIDE_SEL BIT(29)
  58. #define PHY_CTRL6_ALT_CLK_EN BIT(1)
  59. #define PHY_CTRL6_ALT_CLK_SEL BIT(0)
  60. #define PHY_STS0 0x40
  61. #define PHY_STS0_OTGSESSVLD BIT(7)
  62. #define PHY_STS0_CHGDET BIT(4)
  63. #define PHY_STS0_FSVPLUS BIT(3)
  64. #define PHY_STS0_FSVMINUS BIT(2)
  65. enum imx8mpq_phy_type {
  66. IMX8MQ_PHY,
  67. IMX8MP_PHY,
  68. };
  69. struct imx8mq_usb_phy {
  70. struct clk phy_clk;
  71. void __iomem *base;
  72. enum imx8mpq_phy_type type;
  73. struct udevice *vbus_supply;
  74. };
  75. static const struct udevice_id imx8mq_usb_phy_of_match[] = {
  76. { .compatible = "fsl,imx8mq-usb-phy", .data = IMX8MQ_PHY },
  77. { .compatible = "fsl,imx8mp-usb-phy", .data = IMX8MP_PHY },
  78. {},
  79. };
  80. static int imx8mq_usb_phy_init(struct phy *usb_phy)
  81. {
  82. struct udevice *dev = usb_phy->dev;
  83. struct imx8mq_usb_phy *imx_phy = dev_get_priv(dev);
  84. u32 value;
  85. value = readl(imx_phy->base + PHY_CTRL1);
  86. value &= ~(PHY_CTRL1_VDATSRCENB0 | PHY_CTRL1_VDATDETENB0 |
  87. PHY_CTRL1_COMMONONN);
  88. value |= PHY_CTRL1_RESET | PHY_CTRL1_ATERESET;
  89. writel(value, imx_phy->base + PHY_CTRL1);
  90. value = readl(imx_phy->base + PHY_CTRL0);
  91. value |= PHY_CTRL0_REF_SSP_EN;
  92. value &= ~PHY_CTRL0_SSC_RANGE_MASK;
  93. value |= PHY_CTRL0_SSC_RANGE_4003PPM;
  94. writel(value, imx_phy->base + PHY_CTRL0);
  95. value = readl(imx_phy->base + PHY_CTRL2);
  96. value |= PHY_CTRL2_TXENABLEN0;
  97. writel(value, imx_phy->base + PHY_CTRL2);
  98. value = readl(imx_phy->base + PHY_CTRL1);
  99. value &= ~(PHY_CTRL1_RESET | PHY_CTRL1_ATERESET);
  100. writel(value, imx_phy->base + PHY_CTRL1);
  101. return 0;
  102. }
  103. static int imx8mp_usb_phy_init(struct phy *usb_phy)
  104. {
  105. struct udevice *dev = usb_phy->dev;
  106. struct imx8mq_usb_phy *imx_phy = dev_get_priv(dev);
  107. u32 value;
  108. /* USB3.0 PHY signal fsel for 24M ref */
  109. value = readl(imx_phy->base + PHY_CTRL0);
  110. value &= ~PHY_CTRL0_FSEL_MASK;
  111. value |= FIELD_PREP(PHY_CTRL0_FSEL_MASK, PHY_CTRL0_FSEL_24M);
  112. writel(value, imx_phy->base + PHY_CTRL0);
  113. /* Disable alt_clk_en and use internal MPLL clocks */
  114. value = readl(imx_phy->base + PHY_CTRL6);
  115. value &= ~(PHY_CTRL6_ALT_CLK_SEL | PHY_CTRL6_ALT_CLK_EN);
  116. writel(value, imx_phy->base + PHY_CTRL6);
  117. value = readl(imx_phy->base + PHY_CTRL1);
  118. value &= ~(PHY_CTRL1_VDATSRCENB0 | PHY_CTRL1_VDATDETENB0);
  119. value |= PHY_CTRL1_RESET | PHY_CTRL1_ATERESET;
  120. writel(value, imx_phy->base + PHY_CTRL1);
  121. value = readl(imx_phy->base + PHY_CTRL0);
  122. value |= PHY_CTRL0_REF_SSP_EN;
  123. writel(value, imx_phy->base + PHY_CTRL0);
  124. value = readl(imx_phy->base + PHY_CTRL2);
  125. value |= PHY_CTRL2_TXENABLEN0 | PHY_CTRL2_OTG_DISABLE;
  126. writel(value, imx_phy->base + PHY_CTRL2);
  127. udelay(10);
  128. value = readl(imx_phy->base + PHY_CTRL1);
  129. value &= ~(PHY_CTRL1_RESET | PHY_CTRL1_ATERESET);
  130. writel(value, imx_phy->base + PHY_CTRL1);
  131. return 0;
  132. }
  133. static int imx8mpq_usb_phy_init(struct phy *usb_phy)
  134. {
  135. struct udevice *dev = usb_phy->dev;
  136. struct imx8mq_usb_phy *imx_phy = dev_get_priv(dev);
  137. if (imx_phy->type == IMX8MP_PHY)
  138. return imx8mp_usb_phy_init(usb_phy);
  139. else
  140. return imx8mq_usb_phy_init(usb_phy);
  141. }
  142. static int imx8mq_usb_phy_power_on(struct phy *usb_phy)
  143. {
  144. struct udevice *dev = usb_phy->dev;
  145. struct imx8mq_usb_phy *imx_phy = dev_get_priv(dev);
  146. u32 value;
  147. int ret;
  148. if (CONFIG_IS_ENABLED(CLK)) {
  149. ret = clk_enable(&imx_phy->phy_clk);
  150. if (ret) {
  151. dev_err(dev, "Failed to enable usb phy clock: %d\n", ret);
  152. return ret;
  153. }
  154. }
  155. if (CONFIG_IS_ENABLED(DM_REGULATOR) && imx_phy->vbus_supply) {
  156. ret = regulator_set_enable_if_allowed(imx_phy->vbus_supply, true);
  157. if (ret && ret != -ENOSYS) {
  158. dev_err(dev, "Failed to enable VBUS regulator: %d\n", ret);
  159. goto err;
  160. }
  161. }
  162. /* Disable rx term override */
  163. value = readl(imx_phy->base + PHY_CTRL6);
  164. value &= ~PHY_CTRL6_RXTERM_OVERRIDE_SEL;
  165. writel(value, imx_phy->base + PHY_CTRL6);
  166. return 0;
  167. err:
  168. if (CONFIG_IS_ENABLED(CLK))
  169. clk_disable(&imx_phy->phy_clk);
  170. return ret;
  171. }
  172. static int imx8mq_usb_phy_power_off(struct phy *usb_phy)
  173. {
  174. struct udevice *dev = usb_phy->dev;
  175. struct imx8mq_usb_phy *imx_phy = dev_get_priv(dev);
  176. u32 value;
  177. int ret;
  178. /* Override rx term to be 0 */
  179. value = readl(imx_phy->base + PHY_CTRL6);
  180. value |= PHY_CTRL6_RXTERM_OVERRIDE_SEL;
  181. writel(value, imx_phy->base + PHY_CTRL6);
  182. if (CONFIG_IS_ENABLED(CLK))
  183. clk_disable(&imx_phy->phy_clk);
  184. if (CONFIG_IS_ENABLED(DM_REGULATOR) && imx_phy->vbus_supply) {
  185. ret = regulator_set_enable_if_allowed(imx_phy->vbus_supply, false);
  186. if (ret && ret != -ENOSYS) {
  187. dev_err(dev, "Failed to disable VBUS regulator: %d\n", ret);
  188. return ret;
  189. }
  190. }
  191. return 0;
  192. }
  193. static int imx8mq_usb_phy_exit(struct phy *usb_phy)
  194. {
  195. return imx8mq_usb_phy_power_off(usb_phy);
  196. }
  197. struct phy_ops imx8mq_usb_phy_ops = {
  198. .init = imx8mpq_usb_phy_init,
  199. .power_on = imx8mq_usb_phy_power_on,
  200. .power_off = imx8mq_usb_phy_power_off,
  201. .exit = imx8mq_usb_phy_exit,
  202. };
  203. int imx8mq_usb_phy_probe(struct udevice *dev)
  204. {
  205. struct imx8mq_usb_phy *priv = dev_get_priv(dev);
  206. int ret;
  207. priv->type = dev_get_driver_data(dev);
  208. priv->base = dev_read_addr_ptr(dev);
  209. if (!priv->base)
  210. return -EINVAL;
  211. if (CONFIG_IS_ENABLED(CLK)) {
  212. ret = clk_get_by_name(dev, "phy", &priv->phy_clk);
  213. if (ret) {
  214. dev_err(dev, "Failed to get usb phy clock %d\n", ret);
  215. return ret;
  216. }
  217. }
  218. if (CONFIG_IS_ENABLED(DM_REGULATOR)) {
  219. ret = device_get_supply_regulator(dev, "vbus-supply",
  220. &priv->vbus_supply);
  221. if (ret && ret != -ENOENT) {
  222. dev_err(dev, "Failed to get VBUS regulator: %d\n", ret);
  223. return ret;
  224. }
  225. }
  226. return 0;
  227. }
  228. U_BOOT_DRIVER(nxp_imx8mq_usb_phy) = {
  229. .name = "nxp_imx8mq_usb_phy",
  230. .id = UCLASS_PHY,
  231. .of_match = imx8mq_usb_phy_of_match,
  232. .probe = imx8mq_usb_phy_probe,
  233. .ops = &imx8mq_usb_phy_ops,
  234. .priv_auto = sizeof(struct imx8mq_usb_phy),
  235. };