pinctrl_stm32.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2017-2020 STMicroelectronics - All Rights Reserved
  4. */
  5. #define LOG_CATEGORY UCLASS_PINCTRL
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <hwspinlock.h>
  9. #include <log.h>
  10. #include <malloc.h>
  11. #include <asm/gpio.h>
  12. #include <asm/io.h>
  13. #include <dm/device_compat.h>
  14. #include <dm/lists.h>
  15. #include <dm/pinctrl.h>
  16. #include <linux/bitops.h>
  17. #include <linux/err.h>
  18. #include <linux/libfdt.h>
  19. #include "../gpio/stm32_gpio_priv.h"
  20. #define MAX_PINS_ONE_IP 70
  21. #define MODE_BITS_MASK 3
  22. #define OSPEED_MASK 3
  23. #define PUPD_MASK 3
  24. #define OTYPE_MSK 1
  25. #define AFR_MASK 0xF
  26. struct stm32_pinctrl_priv {
  27. struct hwspinlock hws;
  28. int pinctrl_ngpios;
  29. struct list_head gpio_dev;
  30. };
  31. struct stm32_gpio_bank {
  32. struct udevice *gpio_dev;
  33. struct list_head list;
  34. };
  35. #ifndef CONFIG_SPL_BUILD
  36. static char pin_name[PINNAME_SIZE];
  37. static const char * const pinmux_mode[GPIOF_COUNT] = {
  38. [GPIOF_INPUT] = "gpio input",
  39. [GPIOF_OUTPUT] = "gpio output",
  40. [GPIOF_UNUSED] = "analog",
  41. [GPIOF_UNKNOWN] = "unknown",
  42. [GPIOF_FUNC] = "alt function",
  43. };
  44. static const char * const pinmux_bias[] = {
  45. [STM32_GPIO_PUPD_NO] = "",
  46. [STM32_GPIO_PUPD_UP] = "pull-up",
  47. [STM32_GPIO_PUPD_DOWN] = "pull-down",
  48. };
  49. static const char * const pinmux_otype[] = {
  50. [STM32_GPIO_OTYPE_PP] = "push-pull",
  51. [STM32_GPIO_OTYPE_OD] = "open-drain",
  52. };
  53. static const char * const pinmux_speed[] = {
  54. [STM32_GPIO_SPEED_2M] = "Low speed",
  55. [STM32_GPIO_SPEED_25M] = "Medium speed",
  56. [STM32_GPIO_SPEED_50M] = "High speed",
  57. [STM32_GPIO_SPEED_100M] = "Very-high speed",
  58. };
  59. static int stm32_pinctrl_get_af(struct udevice *dev, unsigned int offset)
  60. {
  61. struct stm32_gpio_priv *priv = dev_get_priv(dev);
  62. struct stm32_gpio_regs *regs = priv->regs;
  63. u32 af;
  64. u32 alt_shift = (offset % 8) * 4;
  65. u32 alt_index = offset / 8;
  66. af = (readl(&regs->afr[alt_index]) &
  67. GENMASK(alt_shift + 3, alt_shift)) >> alt_shift;
  68. return af;
  69. }
  70. static int stm32_populate_gpio_dev_list(struct udevice *dev)
  71. {
  72. struct stm32_pinctrl_priv *priv = dev_get_priv(dev);
  73. struct udevice *gpio_dev;
  74. struct udevice *child;
  75. struct stm32_gpio_bank *gpio_bank;
  76. int ret;
  77. /*
  78. * parse pin-controller sub-nodes (ie gpio bank nodes) and fill
  79. * a list with all gpio device reference which belongs to the
  80. * current pin-controller. This list is used to find pin_name and
  81. * pin muxing
  82. */
  83. list_for_each_entry(child, &dev->child_head, sibling_node) {
  84. ret = uclass_get_device_by_name(UCLASS_GPIO, child->name,
  85. &gpio_dev);
  86. if (ret < 0)
  87. continue;
  88. gpio_bank = malloc(sizeof(*gpio_bank));
  89. if (!gpio_bank) {
  90. dev_err(dev, "Not enough memory\n");
  91. return -ENOMEM;
  92. }
  93. gpio_bank->gpio_dev = gpio_dev;
  94. list_add_tail(&gpio_bank->list, &priv->gpio_dev);
  95. }
  96. return 0;
  97. }
  98. static int stm32_pinctrl_get_pins_count(struct udevice *dev)
  99. {
  100. struct stm32_pinctrl_priv *priv = dev_get_priv(dev);
  101. struct gpio_dev_priv *uc_priv;
  102. struct stm32_gpio_bank *gpio_bank;
  103. /*
  104. * if get_pins_count has already been executed once on this
  105. * pin-controller, no need to run it again
  106. */
  107. if (priv->pinctrl_ngpios)
  108. return priv->pinctrl_ngpios;
  109. if (list_empty(&priv->gpio_dev))
  110. stm32_populate_gpio_dev_list(dev);
  111. /*
  112. * walk through all banks to retrieve the pin-controller
  113. * pins number
  114. */
  115. list_for_each_entry(gpio_bank, &priv->gpio_dev, list) {
  116. uc_priv = dev_get_uclass_priv(gpio_bank->gpio_dev);
  117. priv->pinctrl_ngpios += uc_priv->gpio_count;
  118. }
  119. return priv->pinctrl_ngpios;
  120. }
  121. static struct udevice *stm32_pinctrl_get_gpio_dev(struct udevice *dev,
  122. unsigned int selector,
  123. unsigned int *idx)
  124. {
  125. struct stm32_pinctrl_priv *priv = dev_get_priv(dev);
  126. struct stm32_gpio_bank *gpio_bank;
  127. struct gpio_dev_priv *uc_priv;
  128. int pin_count = 0;
  129. if (list_empty(&priv->gpio_dev))
  130. stm32_populate_gpio_dev_list(dev);
  131. /* look up for the bank which owns the requested pin */
  132. list_for_each_entry(gpio_bank, &priv->gpio_dev, list) {
  133. uc_priv = dev_get_uclass_priv(gpio_bank->gpio_dev);
  134. if (selector < (pin_count + uc_priv->gpio_count)) {
  135. /*
  136. * we found the bank, convert pin selector to
  137. * gpio bank index
  138. */
  139. *idx = selector - pin_count;
  140. return gpio_bank->gpio_dev;
  141. }
  142. pin_count += uc_priv->gpio_count;
  143. }
  144. return NULL;
  145. }
  146. static const char *stm32_pinctrl_get_pin_name(struct udevice *dev,
  147. unsigned int selector)
  148. {
  149. struct gpio_dev_priv *uc_priv;
  150. struct udevice *gpio_dev;
  151. unsigned int gpio_idx;
  152. /* look up for the bank which owns the requested pin */
  153. gpio_dev = stm32_pinctrl_get_gpio_dev(dev, selector, &gpio_idx);
  154. if (!gpio_dev) {
  155. snprintf(pin_name, PINNAME_SIZE, "Error");
  156. } else {
  157. uc_priv = dev_get_uclass_priv(gpio_dev);
  158. snprintf(pin_name, PINNAME_SIZE, "%s%d",
  159. uc_priv->bank_name,
  160. gpio_idx);
  161. }
  162. return pin_name;
  163. }
  164. static int stm32_pinctrl_get_pin_muxing(struct udevice *dev,
  165. unsigned int selector,
  166. char *buf,
  167. int size)
  168. {
  169. struct udevice *gpio_dev;
  170. struct stm32_gpio_priv *priv;
  171. const char *label;
  172. int mode;
  173. int af_num;
  174. unsigned int gpio_idx;
  175. u32 pupd, otype;
  176. u8 speed;
  177. /* look up for the bank which owns the requested pin */
  178. gpio_dev = stm32_pinctrl_get_gpio_dev(dev, selector, &gpio_idx);
  179. if (!gpio_dev)
  180. return -ENODEV;
  181. mode = gpio_get_raw_function(gpio_dev, gpio_idx, &label);
  182. dev_dbg(dev, "selector = %d gpio_idx = %d mode = %d\n",
  183. selector, gpio_idx, mode);
  184. priv = dev_get_priv(gpio_dev);
  185. pupd = (readl(&priv->regs->pupdr) >> (gpio_idx * 2)) & PUPD_MASK;
  186. otype = (readl(&priv->regs->otyper) >> gpio_idx) & OTYPE_MSK;
  187. speed = (readl(&priv->regs->ospeedr) >> gpio_idx * 2) & OSPEED_MASK;
  188. switch (mode) {
  189. case GPIOF_UNKNOWN:
  190. case GPIOF_UNUSED:
  191. snprintf(buf, size, "%s", pinmux_mode[mode]);
  192. break;
  193. case GPIOF_FUNC:
  194. af_num = stm32_pinctrl_get_af(gpio_dev, gpio_idx);
  195. snprintf(buf, size, "%s %d %s %s %s", pinmux_mode[mode], af_num,
  196. pinmux_otype[otype], pinmux_bias[pupd],
  197. pinmux_speed[speed]);
  198. break;
  199. case GPIOF_OUTPUT:
  200. snprintf(buf, size, "%s %s %s %s %s",
  201. pinmux_mode[mode], pinmux_otype[otype],
  202. pinmux_bias[pupd], label ? label : "",
  203. pinmux_speed[speed]);
  204. break;
  205. case GPIOF_INPUT:
  206. snprintf(buf, size, "%s %s %s", pinmux_mode[mode],
  207. pinmux_bias[pupd], label ? label : "");
  208. break;
  209. }
  210. return 0;
  211. }
  212. #endif
  213. static int stm32_pinctrl_probe(struct udevice *dev)
  214. {
  215. struct stm32_pinctrl_priv *priv = dev_get_priv(dev);
  216. int ret;
  217. INIT_LIST_HEAD(&priv->gpio_dev);
  218. /* hwspinlock property is optional, just log the error */
  219. ret = hwspinlock_get_by_index(dev, 0, &priv->hws);
  220. if (ret)
  221. dev_dbg(dev, "hwspinlock_get_by_index may have failed (%d)\n",
  222. ret);
  223. return 0;
  224. }
  225. static int stm32_gpio_config(ofnode node,
  226. struct gpio_desc *desc,
  227. const struct stm32_gpio_ctl *ctl)
  228. {
  229. struct stm32_gpio_priv *priv = dev_get_priv(desc->dev);
  230. struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(desc->dev);
  231. struct stm32_gpio_regs *regs = priv->regs;
  232. struct stm32_pinctrl_priv *ctrl_priv;
  233. int ret;
  234. u32 index;
  235. if (!ctl || ctl->af > 15 || ctl->mode > 3 || ctl->otype > 1 ||
  236. ctl->pupd > 2 || ctl->speed > 3)
  237. return -EINVAL;
  238. ctrl_priv = dev_get_priv(dev_get_parent(desc->dev));
  239. ret = hwspinlock_lock_timeout(&ctrl_priv->hws, 10);
  240. if (ret == -ETIME) {
  241. dev_err(desc->dev, "HWSpinlock timeout\n");
  242. return ret;
  243. }
  244. index = (desc->offset & 0x07) * 4;
  245. clrsetbits_le32(&regs->afr[desc->offset >> 3], AFR_MASK << index,
  246. ctl->af << index);
  247. index = desc->offset * 2;
  248. clrsetbits_le32(&regs->moder, MODE_BITS_MASK << index,
  249. ctl->mode << index);
  250. clrsetbits_le32(&regs->ospeedr, OSPEED_MASK << index,
  251. ctl->speed << index);
  252. clrsetbits_le32(&regs->pupdr, PUPD_MASK << index, ctl->pupd << index);
  253. index = desc->offset;
  254. clrsetbits_le32(&regs->otyper, OTYPE_MSK << index, ctl->otype << index);
  255. uc_priv->name[desc->offset] = strdup(ofnode_get_name(node));
  256. hwspinlock_unlock(&ctrl_priv->hws);
  257. return 0;
  258. }
  259. static int prep_gpio_dsc(struct stm32_gpio_dsc *gpio_dsc, u32 port_pin)
  260. {
  261. gpio_dsc->port = (port_pin & 0x1F000) >> 12;
  262. gpio_dsc->pin = (port_pin & 0x0F00) >> 8;
  263. log_debug("GPIO:port= %d, pin= %d\n", gpio_dsc->port, gpio_dsc->pin);
  264. return 0;
  265. }
  266. static int prep_gpio_ctl(struct stm32_gpio_ctl *gpio_ctl, u32 gpio_fn,
  267. ofnode node)
  268. {
  269. gpio_fn &= 0x00FF;
  270. gpio_ctl->af = 0;
  271. switch (gpio_fn) {
  272. case 0:
  273. gpio_ctl->mode = STM32_GPIO_MODE_IN;
  274. break;
  275. case 1 ... 16:
  276. gpio_ctl->mode = STM32_GPIO_MODE_AF;
  277. gpio_ctl->af = gpio_fn - 1;
  278. break;
  279. case 17:
  280. gpio_ctl->mode = STM32_GPIO_MODE_AN;
  281. break;
  282. default:
  283. gpio_ctl->mode = STM32_GPIO_MODE_OUT;
  284. break;
  285. }
  286. gpio_ctl->speed = ofnode_read_u32_default(node, "slew-rate", 0);
  287. if (ofnode_read_bool(node, "drive-open-drain"))
  288. gpio_ctl->otype = STM32_GPIO_OTYPE_OD;
  289. else
  290. gpio_ctl->otype = STM32_GPIO_OTYPE_PP;
  291. if (ofnode_read_bool(node, "bias-pull-up"))
  292. gpio_ctl->pupd = STM32_GPIO_PUPD_UP;
  293. else if (ofnode_read_bool(node, "bias-pull-down"))
  294. gpio_ctl->pupd = STM32_GPIO_PUPD_DOWN;
  295. else
  296. gpio_ctl->pupd = STM32_GPIO_PUPD_NO;
  297. log_debug("gpio fn= %d, slew-rate= %x, op type= %x, pull-upd is = %x\n",
  298. gpio_fn, gpio_ctl->speed, gpio_ctl->otype,
  299. gpio_ctl->pupd);
  300. return 0;
  301. }
  302. static int stm32_pinctrl_config(ofnode node)
  303. {
  304. u32 pin_mux[MAX_PINS_ONE_IP];
  305. int rv, len;
  306. ofnode subnode;
  307. /*
  308. * check for "pinmux" property in each subnode (e.g. pins1 and pins2 for
  309. * usart1) of pin controller phandle "pinctrl-0"
  310. * */
  311. ofnode_for_each_subnode(subnode, node) {
  312. struct stm32_gpio_dsc gpio_dsc;
  313. struct stm32_gpio_ctl gpio_ctl;
  314. int i;
  315. rv = ofnode_read_size(subnode, "pinmux");
  316. if (rv < 0)
  317. return rv;
  318. len = rv / sizeof(pin_mux[0]);
  319. log_debug("No of pinmux entries= %d\n", len);
  320. if (len > MAX_PINS_ONE_IP)
  321. return -EINVAL;
  322. rv = ofnode_read_u32_array(subnode, "pinmux", pin_mux, len);
  323. if (rv < 0)
  324. return rv;
  325. for (i = 0; i < len; i++) {
  326. struct gpio_desc desc;
  327. log_debug("pinmux = %x\n", *(pin_mux + i));
  328. prep_gpio_dsc(&gpio_dsc, *(pin_mux + i));
  329. prep_gpio_ctl(&gpio_ctl, *(pin_mux + i), subnode);
  330. rv = uclass_get_device_by_seq(UCLASS_GPIO,
  331. gpio_dsc.port,
  332. &desc.dev);
  333. if (rv)
  334. return rv;
  335. desc.offset = gpio_dsc.pin;
  336. rv = stm32_gpio_config(node, &desc, &gpio_ctl);
  337. log_debug("rv = %d\n\n", rv);
  338. if (rv)
  339. return rv;
  340. }
  341. }
  342. return 0;
  343. }
  344. static int stm32_pinctrl_bind(struct udevice *dev)
  345. {
  346. ofnode node;
  347. const char *name;
  348. int ret;
  349. dev_for_each_subnode(node, dev) {
  350. dev_dbg(dev, "bind %s\n", ofnode_get_name(node));
  351. if (!ofnode_is_enabled(node))
  352. continue;
  353. ofnode_get_property(node, "gpio-controller", &ret);
  354. if (ret < 0)
  355. continue;
  356. /* Get the name of each gpio node */
  357. name = ofnode_get_name(node);
  358. if (!name)
  359. return -EINVAL;
  360. /* Bind each gpio node */
  361. ret = device_bind_driver_to_node(dev, "gpio_stm32",
  362. name, node, NULL);
  363. if (ret)
  364. return ret;
  365. dev_dbg(dev, "bind %s\n", name);
  366. }
  367. return 0;
  368. }
  369. #if CONFIG_IS_ENABLED(PINCTRL_FULL)
  370. static int stm32_pinctrl_set_state(struct udevice *dev, struct udevice *config)
  371. {
  372. return stm32_pinctrl_config(dev_ofnode(config));
  373. }
  374. #else /* PINCTRL_FULL */
  375. static int stm32_pinctrl_set_state_simple(struct udevice *dev,
  376. struct udevice *periph)
  377. {
  378. const fdt32_t *list;
  379. uint32_t phandle;
  380. ofnode config_node;
  381. int size, i, ret;
  382. list = ofnode_get_property(dev_ofnode(periph), "pinctrl-0", &size);
  383. if (!list)
  384. return -EINVAL;
  385. dev_dbg(dev, "periph->name = %s\n", periph->name);
  386. size /= sizeof(*list);
  387. for (i = 0; i < size; i++) {
  388. phandle = fdt32_to_cpu(*list++);
  389. config_node = ofnode_get_by_phandle(phandle);
  390. if (!ofnode_valid(config_node)) {
  391. dev_err(periph,
  392. "prop pinctrl-0 index %d invalid phandle\n", i);
  393. return -EINVAL;
  394. }
  395. ret = stm32_pinctrl_config(config_node);
  396. if (ret)
  397. return ret;
  398. }
  399. return 0;
  400. }
  401. #endif /* PINCTRL_FULL */
  402. static struct pinctrl_ops stm32_pinctrl_ops = {
  403. #if CONFIG_IS_ENABLED(PINCTRL_FULL)
  404. .set_state = stm32_pinctrl_set_state,
  405. #else /* PINCTRL_FULL */
  406. .set_state_simple = stm32_pinctrl_set_state_simple,
  407. #endif /* PINCTRL_FULL */
  408. #ifndef CONFIG_SPL_BUILD
  409. .get_pin_name = stm32_pinctrl_get_pin_name,
  410. .get_pins_count = stm32_pinctrl_get_pins_count,
  411. .get_pin_muxing = stm32_pinctrl_get_pin_muxing,
  412. #endif
  413. };
  414. static const struct udevice_id stm32_pinctrl_ids[] = {
  415. { .compatible = "st,stm32f429-pinctrl" },
  416. { .compatible = "st,stm32f469-pinctrl" },
  417. { .compatible = "st,stm32f746-pinctrl" },
  418. { .compatible = "st,stm32f769-pinctrl" },
  419. { .compatible = "st,stm32h743-pinctrl" },
  420. { .compatible = "st,stm32mp157-pinctrl" },
  421. { .compatible = "st,stm32mp157-z-pinctrl" },
  422. { .compatible = "st,stm32mp135-pinctrl" },
  423. { }
  424. };
  425. U_BOOT_DRIVER(pinctrl_stm32) = {
  426. .name = "pinctrl_stm32",
  427. .id = UCLASS_PINCTRL,
  428. .of_match = stm32_pinctrl_ids,
  429. .ops = &stm32_pinctrl_ops,
  430. .bind = stm32_pinctrl_bind,
  431. .probe = stm32_pinctrl_probe,
  432. .priv_auto = sizeof(struct stm32_pinctrl_priv),
  433. };