reset-at91.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Support for Atmel/Microchip Reset Controller.
  4. *
  5. * Copyright (C) 2022 Microchip Technology Inc. and its subsidiaries
  6. *
  7. * Author: Sergiu Moga <sergiu.moga@microchip.com>
  8. */
  9. #include <clk.h>
  10. #include <asm/io.h>
  11. #include <dm.h>
  12. #include <dm/lists.h>
  13. #include <reset-uclass.h>
  14. #include <asm/arch/at91_rstc.h>
  15. #include <dt-bindings/reset/sama7g5-reset.h>
  16. struct at91_reset {
  17. void __iomem *dev_base;
  18. struct at91_reset_data *data;
  19. };
  20. struct at91_reset_data {
  21. u32 n_device_reset;
  22. u8 device_reset_min_id;
  23. u8 device_reset_max_id;
  24. };
  25. static const struct at91_reset_data sama7g5_data = {
  26. .n_device_reset = 3,
  27. .device_reset_min_id = SAMA7G5_RESET_USB_PHY1,
  28. .device_reset_max_id = SAMA7G5_RESET_USB_PHY3,
  29. };
  30. static int at91_rst_update(struct at91_reset *reset, unsigned long id,
  31. bool assert)
  32. {
  33. u32 val;
  34. if (!reset->dev_base)
  35. return 0;
  36. val = readl(reset->dev_base);
  37. if (assert)
  38. val |= BIT(id);
  39. else
  40. val &= ~BIT(id);
  41. writel(val, reset->dev_base);
  42. return 0;
  43. }
  44. static int at91_reset_of_xlate(struct reset_ctl *reset_ctl,
  45. struct ofnode_phandle_args *args)
  46. {
  47. struct at91_reset *reset = dev_get_priv(reset_ctl->dev);
  48. if (!reset->data->n_device_reset ||
  49. args->args[0] < reset->data->device_reset_min_id ||
  50. args->args[0] > reset->data->device_reset_max_id)
  51. return -EINVAL;
  52. reset_ctl->id = args->args[0];
  53. return 0;
  54. }
  55. static int at91_rst_assert(struct reset_ctl *reset_ctl)
  56. {
  57. struct at91_reset *reset = dev_get_priv(reset_ctl->dev);
  58. return at91_rst_update(reset, reset_ctl->id, true);
  59. }
  60. static int at91_rst_deassert(struct reset_ctl *reset_ctl)
  61. {
  62. struct at91_reset *reset = dev_get_priv(reset_ctl->dev);
  63. return at91_rst_update(reset, reset_ctl->id, false);
  64. }
  65. struct reset_ops at91_reset_ops = {
  66. .of_xlate = at91_reset_of_xlate,
  67. .rst_assert = at91_rst_assert,
  68. .rst_deassert = at91_rst_deassert,
  69. };
  70. static int at91_reset_probe(struct udevice *dev)
  71. {
  72. struct at91_reset *reset = dev_get_priv(dev);
  73. struct clk sclk;
  74. int ret;
  75. reset->data = (struct at91_reset_data *)dev_get_driver_data(dev);
  76. reset->dev_base = dev_remap_addr_index(dev, 1);
  77. if (reset->data && reset->data->n_device_reset && !reset->dev_base)
  78. return -EINVAL;
  79. ret = clk_get_by_index(dev, 0, &sclk);
  80. if (ret)
  81. return ret;
  82. return clk_prepare_enable(&sclk);
  83. }
  84. static int at91_reset_bind(struct udevice *dev)
  85. {
  86. struct udevice *at91_sysreset;
  87. if (CONFIG_IS_ENABLED(SYSRESET_AT91))
  88. return device_bind_driver_to_node(dev, "at91_sysreset",
  89. "at91_sysreset",
  90. dev_ofnode(dev),
  91. &at91_sysreset);
  92. return 0;
  93. }
  94. static const struct udevice_id at91_reset_ids[] = {
  95. {
  96. .compatible = "microchip,sama7g5-rstc",
  97. .data = (ulong)&sama7g5_data,
  98. },
  99. {
  100. .compatible = "atmel,sama5d3-rstc",
  101. },
  102. {
  103. .compatible = "microchip,sam9x60-rstc",
  104. },
  105. { }
  106. };
  107. U_BOOT_DRIVER(at91_reset) = {
  108. .name = "at91_reset",
  109. .id = UCLASS_RESET,
  110. .of_match = at91_reset_ids,
  111. .bind = at91_reset_bind,
  112. .probe = at91_reset_probe,
  113. .priv_auto = sizeof(struct at91_reset),
  114. .ops = &at91_reset_ops,
  115. };