rockchip_rng.c 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2020 Fuzhou Rockchip Electronics Co., Ltd
  4. */
  5. #include <asm/arch-rockchip/hardware.h>
  6. #include <asm/io.h>
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <linux/bitops.h>
  10. #include <linux/iopoll.h>
  11. #include <linux/string.h>
  12. #include <rng.h>
  13. #define RK_HW_RNG_MAX 32
  14. #define _SBF(s, v) ((v) << (s))
  15. /* start of CRYPTO V1 register define */
  16. #define CRYPTO_V1_CTRL 0x0008
  17. #define CRYPTO_V1_RNG_START BIT(8)
  18. #define CRYPTO_V1_RNG_FLUSH BIT(9)
  19. #define CRYPTO_V1_TRNG_CTRL 0x0200
  20. #define CRYPTO_V1_OSC_ENABLE BIT(16)
  21. #define CRYPTO_V1_TRNG_SAMPLE_PERIOD(x) (x)
  22. #define CRYPTO_V1_TRNG_DOUT_0 0x0204
  23. /* end of CRYPTO V1 register define */
  24. /* start of CRYPTO V2 register define */
  25. #define CRYPTO_V2_RNG_CTL 0x0400
  26. #define CRYPTO_V2_RNG_64_BIT_LEN _SBF(4, 0x00)
  27. #define CRYPTO_V2_RNG_128_BIT_LEN _SBF(4, 0x01)
  28. #define CRYPTO_V2_RNG_192_BIT_LEN _SBF(4, 0x02)
  29. #define CRYPTO_V2_RNG_256_BIT_LEN _SBF(4, 0x03)
  30. #define CRYPTO_V2_RNG_FATESY_SOC_RING _SBF(2, 0x00)
  31. #define CRYPTO_V2_RNG_SLOWER_SOC_RING_0 _SBF(2, 0x01)
  32. #define CRYPTO_V2_RNG_SLOWER_SOC_RING_1 _SBF(2, 0x02)
  33. #define CRYPTO_V2_RNG_SLOWEST_SOC_RING _SBF(2, 0x03)
  34. #define CRYPTO_V2_RNG_ENABLE BIT(1)
  35. #define CRYPTO_V2_RNG_START BIT(0)
  36. #define CRYPTO_V2_RNG_SAMPLE_CNT 0x0404
  37. #define CRYPTO_V2_RNG_DOUT_0 0x0410
  38. /* end of CRYPTO V2 register define */
  39. /* start of TRNG V1 register define */
  40. #define TRNG_V1_CTRL 0x0000
  41. #define TRNG_V1_CTRL_NOP _SBF(0, 0x00)
  42. #define TRNG_V1_CTRL_RAND _SBF(0, 0x01)
  43. #define TRNG_V1_CTRL_SEED _SBF(0, 0x02)
  44. #define TRNG_V1_MODE 0x0008
  45. #define TRNG_V1_MODE_128_BIT _SBF(3, 0x00)
  46. #define TRNG_V1_MODE_256_BIT _SBF(3, 0x01)
  47. #define TRNG_V1_IE 0x0010
  48. #define TRNG_V1_IE_GLBL_EN BIT(31)
  49. #define TRNG_V1_IE_SEED_DONE_EN BIT(1)
  50. #define TRNG_V1_IE_RAND_RDY_EN BIT(0)
  51. #define TRNG_V1_ISTAT 0x0014
  52. #define TRNG_V1_ISTAT_RAND_RDY BIT(0)
  53. /* RAND0 ~ RAND7 */
  54. #define TRNG_V1_RAND0 0x0020
  55. #define TRNG_V1_RAND7 0x003C
  56. #define TRNG_V1_AUTO_RQSTS 0x0060
  57. #define TRNG_V1_VERSION 0x00F0
  58. #define TRNG_v1_VERSION_CODE 0x46BC
  59. /* end of TRNG V1 register define */
  60. #define RK_RNG_TIME_OUT 50000 /* max 50ms */
  61. #define trng_write(pdata, pos, val) writel(val, (pdata)->base + (pos))
  62. #define trng_read(pdata, pos) readl((pdata)->base + (pos))
  63. struct rk_rng_soc_data {
  64. int (*rk_rng_init)(struct udevice *dev);
  65. int (*rk_rng_read)(struct udevice *dev, void *data, size_t len);
  66. };
  67. struct rk_rng_plat {
  68. fdt_addr_t base;
  69. struct rk_rng_soc_data *soc_data;
  70. };
  71. static int rk_rng_read_regs(fdt_addr_t addr, void *buf, size_t size)
  72. {
  73. u32 count = RK_HW_RNG_MAX / sizeof(u32);
  74. u32 reg, tmp_len;
  75. if (size > RK_HW_RNG_MAX)
  76. return -EINVAL;
  77. while (size && count) {
  78. reg = readl(addr);
  79. tmp_len = min(size, sizeof(u32));
  80. memcpy(buf, &reg, tmp_len);
  81. addr += sizeof(u32);
  82. buf += tmp_len;
  83. size -= tmp_len;
  84. count--;
  85. }
  86. return 0;
  87. }
  88. static int rk_cryptov1_rng_read(struct udevice *dev, void *data, size_t len)
  89. {
  90. struct rk_rng_plat *pdata = dev_get_priv(dev);
  91. u32 reg = 0;
  92. int retval;
  93. if (len > RK_HW_RNG_MAX)
  94. return -EINVAL;
  95. /* enable osc_ring to get entropy, sample period is set as 100 */
  96. writel(CRYPTO_V1_OSC_ENABLE | CRYPTO_V1_TRNG_SAMPLE_PERIOD(100),
  97. pdata->base + CRYPTO_V1_TRNG_CTRL);
  98. rk_clrsetreg(pdata->base + CRYPTO_V1_CTRL, CRYPTO_V1_RNG_START,
  99. CRYPTO_V1_RNG_START);
  100. retval = readl_poll_timeout(pdata->base + CRYPTO_V1_CTRL, reg,
  101. !(reg & CRYPTO_V1_RNG_START),
  102. RK_RNG_TIME_OUT);
  103. if (retval)
  104. goto exit;
  105. rk_rng_read_regs(pdata->base + CRYPTO_V1_TRNG_DOUT_0, data, len);
  106. exit:
  107. /* close TRNG */
  108. rk_clrreg(pdata->base + CRYPTO_V1_CTRL, CRYPTO_V1_RNG_START);
  109. return 0;
  110. }
  111. static int rk_cryptov2_rng_read(struct udevice *dev, void *data, size_t len)
  112. {
  113. struct rk_rng_plat *pdata = dev_get_priv(dev);
  114. u32 reg = 0;
  115. int retval;
  116. if (len > RK_HW_RNG_MAX)
  117. return -EINVAL;
  118. /* enable osc_ring to get entropy, sample period is set as 100 */
  119. writel(100, pdata->base + CRYPTO_V2_RNG_SAMPLE_CNT);
  120. reg |= CRYPTO_V2_RNG_256_BIT_LEN;
  121. reg |= CRYPTO_V2_RNG_SLOWER_SOC_RING_0;
  122. reg |= CRYPTO_V2_RNG_ENABLE;
  123. reg |= CRYPTO_V2_RNG_START;
  124. rk_clrsetreg(pdata->base + CRYPTO_V2_RNG_CTL, 0xffff, reg);
  125. retval = readl_poll_timeout(pdata->base + CRYPTO_V2_RNG_CTL, reg,
  126. !(reg & CRYPTO_V2_RNG_START),
  127. RK_RNG_TIME_OUT);
  128. if (retval)
  129. goto exit;
  130. rk_rng_read_regs(pdata->base + CRYPTO_V2_RNG_DOUT_0, data, len);
  131. exit:
  132. /* close TRNG */
  133. rk_clrreg(pdata->base + CRYPTO_V2_RNG_CTL, 0xffff);
  134. return retval;
  135. }
  136. static int rk_trngv1_init(struct udevice *dev)
  137. {
  138. u32 status, version;
  139. u32 auto_reseed_cnt = 1000;
  140. struct rk_rng_plat *pdata = dev_get_priv(dev);
  141. version = trng_read(pdata, TRNG_V1_VERSION);
  142. if (version != TRNG_v1_VERSION_CODE) {
  143. printf("wrong trng version, expected = %08x, actual = %08x",
  144. TRNG_V1_VERSION, version);
  145. return -EFAULT;
  146. }
  147. /* wait in case of RND_RDY triggered at firs power on */
  148. readl_poll_timeout(pdata->base + TRNG_V1_ISTAT, status,
  149. (status & TRNG_V1_ISTAT_RAND_RDY),
  150. RK_RNG_TIME_OUT);
  151. /* clear RAND_RDY flag for first power on */
  152. trng_write(pdata, TRNG_V1_ISTAT, status);
  153. /* auto reseed after (auto_reseed_cnt * 16) byte rand generate */
  154. trng_write(pdata, TRNG_V1_AUTO_RQSTS, auto_reseed_cnt);
  155. return 0;
  156. }
  157. static int rk_trngv1_rng_read(struct udevice *dev, void *data, size_t len)
  158. {
  159. struct rk_rng_plat *pdata = dev_get_priv(dev);
  160. u32 reg = 0;
  161. int retval;
  162. if (len > RK_HW_RNG_MAX)
  163. return -EINVAL;
  164. trng_write(pdata, TRNG_V1_MODE, TRNG_V1_MODE_256_BIT);
  165. trng_write(pdata, TRNG_V1_CTRL, TRNG_V1_CTRL_RAND);
  166. retval = readl_poll_timeout(pdata->base + TRNG_V1_ISTAT, reg,
  167. (reg & TRNG_V1_ISTAT_RAND_RDY),
  168. RK_RNG_TIME_OUT);
  169. /* clear ISTAT */
  170. trng_write(pdata, TRNG_V1_ISTAT, reg);
  171. if (retval)
  172. goto exit;
  173. rk_rng_read_regs(pdata->base + TRNG_V1_RAND0, data, len);
  174. exit:
  175. /* close TRNG */
  176. trng_write(pdata, TRNG_V1_CTRL, TRNG_V1_CTRL_NOP);
  177. return retval;
  178. }
  179. static int rockchip_rng_read(struct udevice *dev, void *data, size_t len)
  180. {
  181. unsigned char *buf = data;
  182. unsigned int i;
  183. int ret = -EIO;
  184. struct rk_rng_plat *pdata = dev_get_priv(dev);
  185. if (!len)
  186. return 0;
  187. if (!pdata->soc_data || !pdata->soc_data->rk_rng_read)
  188. return -EINVAL;
  189. for (i = 0; i < len / RK_HW_RNG_MAX; i++, buf += RK_HW_RNG_MAX) {
  190. ret = pdata->soc_data->rk_rng_read(dev, buf, RK_HW_RNG_MAX);
  191. if (ret)
  192. goto exit;
  193. }
  194. if (len % RK_HW_RNG_MAX)
  195. ret = pdata->soc_data->rk_rng_read(dev, buf,
  196. len % RK_HW_RNG_MAX);
  197. exit:
  198. return ret;
  199. }
  200. static int rockchip_rng_of_to_plat(struct udevice *dev)
  201. {
  202. struct rk_rng_plat *pdata = dev_get_priv(dev);
  203. memset(pdata, 0x00, sizeof(*pdata));
  204. pdata->base = (fdt_addr_t)dev_read_addr_ptr(dev);
  205. if (!pdata->base)
  206. return -ENOMEM;
  207. return 0;
  208. }
  209. static int rockchip_rng_probe(struct udevice *dev)
  210. {
  211. struct rk_rng_plat *pdata = dev_get_priv(dev);
  212. int ret = 0;
  213. pdata->soc_data = (struct rk_rng_soc_data *)dev_get_driver_data(dev);
  214. if (pdata->soc_data->rk_rng_init)
  215. ret = pdata->soc_data->rk_rng_init(dev);
  216. return ret;
  217. }
  218. static const struct rk_rng_soc_data rk_cryptov1_soc_data = {
  219. .rk_rng_read = rk_cryptov1_rng_read,
  220. };
  221. static const struct rk_rng_soc_data rk_cryptov2_soc_data = {
  222. .rk_rng_read = rk_cryptov2_rng_read,
  223. };
  224. static const struct rk_rng_soc_data rk_trngv1_soc_data = {
  225. .rk_rng_init = rk_trngv1_init,
  226. .rk_rng_read = rk_trngv1_rng_read,
  227. };
  228. static const struct dm_rng_ops rockchip_rng_ops = {
  229. .read = rockchip_rng_read,
  230. };
  231. static const struct udevice_id rockchip_rng_match[] = {
  232. {
  233. .compatible = "rockchip,cryptov1-rng",
  234. .data = (ulong)&rk_cryptov1_soc_data,
  235. },
  236. {
  237. .compatible = "rockchip,cryptov2-rng",
  238. .data = (ulong)&rk_cryptov2_soc_data,
  239. },
  240. {
  241. .compatible = "rockchip,trngv1",
  242. .data = (ulong)&rk_trngv1_soc_data,
  243. },
  244. {},
  245. };
  246. U_BOOT_DRIVER(rockchip_rng) = {
  247. .name = "rockchip-rng",
  248. .id = UCLASS_RNG,
  249. .of_match = rockchip_rng_match,
  250. .ops = &rockchip_rng_ops,
  251. .probe = rockchip_rng_probe,
  252. .of_to_plat = rockchip_rng_of_to_plat,
  253. .priv_auto = sizeof(struct rk_rng_plat),
  254. };