serial_mtk.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * MediaTek High-speed UART driver
  4. *
  5. * Copyright (C) 2018 MediaTek Inc.
  6. * Author: Weijie Gao <weijie.gao@mediatek.com>
  7. */
  8. #include <clk.h>
  9. #include <common.h>
  10. #include <div64.h>
  11. #include <dm.h>
  12. #include <dm/device_compat.h>
  13. #include <errno.h>
  14. #include <log.h>
  15. #include <serial.h>
  16. #include <watchdog.h>
  17. #include <asm/global_data.h>
  18. #include <asm/io.h>
  19. #include <asm/types.h>
  20. #include <linux/err.h>
  21. struct mtk_serial_regs {
  22. u32 rbr;
  23. u32 ier;
  24. u32 fcr;
  25. u32 lcr;
  26. u32 mcr;
  27. u32 lsr;
  28. u32 msr;
  29. u32 spr;
  30. u32 mdr1;
  31. u32 highspeed;
  32. u32 sample_count;
  33. u32 sample_point;
  34. u32 fracdiv_l;
  35. u32 fracdiv_m;
  36. u32 escape_en;
  37. u32 guard;
  38. u32 rx_sel;
  39. };
  40. #define thr rbr
  41. #define iir fcr
  42. #define dll rbr
  43. #define dlm ier
  44. #define UART_LCR_WLS_8 0x03 /* 8 bit character length */
  45. #define UART_LCR_DLAB 0x80 /* Divisor latch access bit */
  46. #define UART_LSR_DR 0x01 /* Data ready */
  47. #define UART_LSR_THRE 0x20 /* Xmit holding register empty */
  48. #define UART_LSR_TEMT 0x40 /* Xmitter empty */
  49. #define UART_MCR_DTR 0x01 /* DTR */
  50. #define UART_MCR_RTS 0x02 /* RTS */
  51. #define UART_FCR_FIFO_EN 0x01 /* Fifo enable */
  52. #define UART_FCR_RXSR 0x02 /* Receiver soft reset */
  53. #define UART_FCR_TXSR 0x04 /* Transmitter soft reset */
  54. #define UART_MCRVAL (UART_MCR_DTR | \
  55. UART_MCR_RTS)
  56. /* Clear & enable FIFOs */
  57. #define UART_FCRVAL (UART_FCR_FIFO_EN | \
  58. UART_FCR_RXSR | \
  59. UART_FCR_TXSR)
  60. /* the data is correct if the real baud is within 3%. */
  61. #define BAUD_ALLOW_MAX(baud) ((baud) + (baud) * 3 / 100)
  62. #define BAUD_ALLOW_MIX(baud) ((baud) - (baud) * 3 / 100)
  63. /* struct mtk_serial_priv - Structure holding all information used by the
  64. * driver
  65. * @regs: Register base of the serial port
  66. * @clk: The baud clock device
  67. * @fixed_clk_rate: Fallback fixed baud clock rate if baud clock
  68. * device is not specified
  69. * @force_highspeed: Force using high-speed mode
  70. */
  71. struct mtk_serial_priv {
  72. struct mtk_serial_regs __iomem *regs;
  73. struct clk clk;
  74. u32 fixed_clk_rate;
  75. bool force_highspeed;
  76. };
  77. static void _mtk_serial_setbrg(struct mtk_serial_priv *priv, int baud,
  78. uint clk_rate)
  79. {
  80. u32 quot, realbaud, samplecount = 1;
  81. /* Special case for low baud clock */
  82. if (baud <= 115200 && clk_rate == 12000000) {
  83. writel(3, &priv->regs->highspeed);
  84. quot = DIV_ROUND_CLOSEST(clk_rate, 256 * baud);
  85. if (quot == 0)
  86. quot = 1;
  87. samplecount = DIV_ROUND_CLOSEST(clk_rate, quot * baud);
  88. realbaud = clk_rate / samplecount / quot;
  89. if (realbaud > BAUD_ALLOW_MAX(baud) ||
  90. realbaud < BAUD_ALLOW_MIX(baud)) {
  91. pr_info("baud %d can't be handled\n", baud);
  92. }
  93. goto set_baud;
  94. }
  95. if (priv->force_highspeed)
  96. goto use_hs3;
  97. if (baud <= 115200) {
  98. writel(0, &priv->regs->highspeed);
  99. quot = DIV_ROUND_CLOSEST(clk_rate, 16 * baud);
  100. } else if (baud <= 576000) {
  101. writel(2, &priv->regs->highspeed);
  102. /* Set to next lower baudrate supported */
  103. if ((baud == 500000) || (baud == 576000))
  104. baud = 460800;
  105. quot = DIV_ROUND_UP(clk_rate, 4 * baud);
  106. } else {
  107. use_hs3:
  108. writel(3, &priv->regs->highspeed);
  109. quot = DIV_ROUND_UP(clk_rate, 256 * baud);
  110. samplecount = DIV_ROUND_CLOSEST(clk_rate, quot * baud);
  111. }
  112. set_baud:
  113. /* set divisor */
  114. writel(UART_LCR_WLS_8 | UART_LCR_DLAB, &priv->regs->lcr);
  115. writel(quot & 0xff, &priv->regs->dll);
  116. writel((quot >> 8) & 0xff, &priv->regs->dlm);
  117. writel(UART_LCR_WLS_8, &priv->regs->lcr);
  118. /* set highspeed mode sample count & point */
  119. writel(samplecount - 1, &priv->regs->sample_count);
  120. writel((samplecount - 2) >> 1, &priv->regs->sample_point);
  121. }
  122. static int _mtk_serial_putc(struct mtk_serial_priv *priv, const char ch)
  123. {
  124. if (!(readl(&priv->regs->lsr) & UART_LSR_THRE))
  125. return -EAGAIN;
  126. writel(ch, &priv->regs->thr);
  127. if (ch == '\n')
  128. schedule();
  129. return 0;
  130. }
  131. static int _mtk_serial_getc(struct mtk_serial_priv *priv)
  132. {
  133. if (!(readl(&priv->regs->lsr) & UART_LSR_DR))
  134. return -EAGAIN;
  135. return readl(&priv->regs->rbr);
  136. }
  137. static int _mtk_serial_pending(struct mtk_serial_priv *priv, bool input)
  138. {
  139. if (input)
  140. return (readl(&priv->regs->lsr) & UART_LSR_DR) ? 1 : 0;
  141. else
  142. return (readl(&priv->regs->lsr) & UART_LSR_THRE) ? 0 : 1;
  143. }
  144. #if CONFIG_IS_ENABLED(DM_SERIAL)
  145. static int mtk_serial_setbrg(struct udevice *dev, int baudrate)
  146. {
  147. struct mtk_serial_priv *priv = dev_get_priv(dev);
  148. u32 clk_rate;
  149. clk_rate = clk_get_rate(&priv->clk);
  150. if (IS_ERR_VALUE(clk_rate) || clk_rate == 0)
  151. clk_rate = priv->fixed_clk_rate;
  152. _mtk_serial_setbrg(priv, baudrate, clk_rate);
  153. return 0;
  154. }
  155. static int mtk_serial_putc(struct udevice *dev, const char ch)
  156. {
  157. struct mtk_serial_priv *priv = dev_get_priv(dev);
  158. return _mtk_serial_putc(priv, ch);
  159. }
  160. static int mtk_serial_getc(struct udevice *dev)
  161. {
  162. struct mtk_serial_priv *priv = dev_get_priv(dev);
  163. return _mtk_serial_getc(priv);
  164. }
  165. static int mtk_serial_pending(struct udevice *dev, bool input)
  166. {
  167. struct mtk_serial_priv *priv = dev_get_priv(dev);
  168. return _mtk_serial_pending(priv, input);
  169. }
  170. static int mtk_serial_probe(struct udevice *dev)
  171. {
  172. struct mtk_serial_priv *priv = dev_get_priv(dev);
  173. /* Disable interrupt */
  174. writel(0, &priv->regs->ier);
  175. writel(UART_MCRVAL, &priv->regs->mcr);
  176. writel(UART_FCRVAL, &priv->regs->fcr);
  177. return 0;
  178. }
  179. static int mtk_serial_of_to_plat(struct udevice *dev)
  180. {
  181. struct mtk_serial_priv *priv = dev_get_priv(dev);
  182. fdt_addr_t addr;
  183. int err;
  184. addr = dev_read_addr(dev);
  185. if (addr == FDT_ADDR_T_NONE)
  186. return -EINVAL;
  187. priv->regs = map_physmem(addr, 0, MAP_NOCACHE);
  188. err = clk_get_by_index(dev, 0, &priv->clk);
  189. if (err) {
  190. err = dev_read_u32(dev, "clock-frequency", &priv->fixed_clk_rate);
  191. if (err) {
  192. dev_err(dev, "baud clock not defined\n");
  193. return -EINVAL;
  194. }
  195. } else {
  196. err = clk_get_rate(&priv->clk);
  197. if (IS_ERR_VALUE(err)) {
  198. dev_err(dev, "invalid baud clock\n");
  199. return -EINVAL;
  200. }
  201. }
  202. priv->force_highspeed = dev_read_bool(dev, "mediatek,force-highspeed");
  203. return 0;
  204. }
  205. static const struct dm_serial_ops mtk_serial_ops = {
  206. .putc = mtk_serial_putc,
  207. .pending = mtk_serial_pending,
  208. .getc = mtk_serial_getc,
  209. .setbrg = mtk_serial_setbrg,
  210. };
  211. static const struct udevice_id mtk_serial_ids[] = {
  212. { .compatible = "mediatek,hsuart" },
  213. { .compatible = "mediatek,mt6577-uart" },
  214. { }
  215. };
  216. U_BOOT_DRIVER(serial_mtk) = {
  217. .name = "serial_mtk",
  218. .id = UCLASS_SERIAL,
  219. .of_match = mtk_serial_ids,
  220. .of_to_plat = mtk_serial_of_to_plat,
  221. .priv_auto = sizeof(struct mtk_serial_priv),
  222. .probe = mtk_serial_probe,
  223. .ops = &mtk_serial_ops,
  224. .flags = DM_FLAG_PRE_RELOC,
  225. };
  226. #else
  227. DECLARE_GLOBAL_DATA_PTR;
  228. #define DECLARE_HSUART_PRIV(port) \
  229. static struct mtk_serial_priv mtk_hsuart##port = { \
  230. .regs = (struct mtk_serial_regs *)CFG_SYS_NS16550_COM##port, \
  231. .fixed_clk_rate = CFG_SYS_NS16550_CLK \
  232. };
  233. #define DECLARE_HSUART_FUNCTIONS(port) \
  234. static int mtk_serial##port##_init(void) \
  235. { \
  236. writel(0, &mtk_hsuart##port.regs->ier); \
  237. writel(UART_MCRVAL, &mtk_hsuart##port.regs->mcr); \
  238. writel(UART_FCRVAL, &mtk_hsuart##port.regs->fcr); \
  239. _mtk_serial_setbrg(&mtk_hsuart##port, gd->baudrate, \
  240. mtk_hsuart##port.fixed_clk_rate); \
  241. return 0 ; \
  242. } \
  243. static void mtk_serial##port##_setbrg(void) \
  244. { \
  245. _mtk_serial_setbrg(&mtk_hsuart##port, gd->baudrate, \
  246. mtk_hsuart##port.fixed_clk_rate); \
  247. } \
  248. static int mtk_serial##port##_getc(void) \
  249. { \
  250. int err; \
  251. do { \
  252. err = _mtk_serial_getc(&mtk_hsuart##port); \
  253. if (err == -EAGAIN) \
  254. schedule(); \
  255. } while (err == -EAGAIN); \
  256. return err >= 0 ? err : 0; \
  257. } \
  258. static int mtk_serial##port##_tstc(void) \
  259. { \
  260. return _mtk_serial_pending(&mtk_hsuart##port, true); \
  261. } \
  262. static void mtk_serial##port##_putc(const char c) \
  263. { \
  264. int err; \
  265. if (c == '\n') \
  266. mtk_serial##port##_putc('\r'); \
  267. do { \
  268. err = _mtk_serial_putc(&mtk_hsuart##port, c); \
  269. } while (err == -EAGAIN); \
  270. } \
  271. static void mtk_serial##port##_puts(const char *s) \
  272. { \
  273. while (*s) { \
  274. mtk_serial##port##_putc(*s++); \
  275. } \
  276. }
  277. /* Serial device descriptor */
  278. #define INIT_HSUART_STRUCTURE(port, __name) { \
  279. .name = __name, \
  280. .start = mtk_serial##port##_init, \
  281. .stop = NULL, \
  282. .setbrg = mtk_serial##port##_setbrg, \
  283. .getc = mtk_serial##port##_getc, \
  284. .tstc = mtk_serial##port##_tstc, \
  285. .putc = mtk_serial##port##_putc, \
  286. .puts = mtk_serial##port##_puts, \
  287. }
  288. #define DECLARE_HSUART(port, __name) \
  289. DECLARE_HSUART_PRIV(port); \
  290. DECLARE_HSUART_FUNCTIONS(port); \
  291. struct serial_device mtk_hsuart##port##_device = \
  292. INIT_HSUART_STRUCTURE(port, __name);
  293. #if !defined(CONFIG_CONS_INDEX)
  294. #elif (CONFIG_CONS_INDEX < 1) || (CONFIG_CONS_INDEX > 6)
  295. #error "Invalid console index value."
  296. #endif
  297. #if CONFIG_CONS_INDEX == 1 && !defined(CFG_SYS_NS16550_COM1)
  298. #error "Console port 1 defined but not configured."
  299. #elif CONFIG_CONS_INDEX == 2 && !defined(CFG_SYS_NS16550_COM2)
  300. #error "Console port 2 defined but not configured."
  301. #elif CONFIG_CONS_INDEX == 3 && !defined(CFG_SYS_NS16550_COM3)
  302. #error "Console port 3 defined but not configured."
  303. #elif CONFIG_CONS_INDEX == 4 && !defined(CFG_SYS_NS16550_COM4)
  304. #error "Console port 4 defined but not configured."
  305. #elif CONFIG_CONS_INDEX == 5 && !defined(CFG_SYS_NS16550_COM5)
  306. #error "Console port 5 defined but not configured."
  307. #elif CONFIG_CONS_INDEX == 6 && !defined(CFG_SYS_NS16550_COM6)
  308. #error "Console port 6 defined but not configured."
  309. #endif
  310. #if defined(CFG_SYS_NS16550_COM1)
  311. DECLARE_HSUART(1, "mtk-hsuart0");
  312. #endif
  313. #if defined(CFG_SYS_NS16550_COM2)
  314. DECLARE_HSUART(2, "mtk-hsuart1");
  315. #endif
  316. #if defined(CFG_SYS_NS16550_COM3)
  317. DECLARE_HSUART(3, "mtk-hsuart2");
  318. #endif
  319. #if defined(CFG_SYS_NS16550_COM4)
  320. DECLARE_HSUART(4, "mtk-hsuart3");
  321. #endif
  322. #if defined(CFG_SYS_NS16550_COM5)
  323. DECLARE_HSUART(5, "mtk-hsuart4");
  324. #endif
  325. #if defined(CFG_SYS_NS16550_COM6)
  326. DECLARE_HSUART(6, "mtk-hsuart5");
  327. #endif
  328. __weak struct serial_device *default_serial_console(void)
  329. {
  330. #if CONFIG_CONS_INDEX == 1
  331. return &mtk_hsuart1_device;
  332. #elif CONFIG_CONS_INDEX == 2
  333. return &mtk_hsuart2_device;
  334. #elif CONFIG_CONS_INDEX == 3
  335. return &mtk_hsuart3_device;
  336. #elif CONFIG_CONS_INDEX == 4
  337. return &mtk_hsuart4_device;
  338. #elif CONFIG_CONS_INDEX == 5
  339. return &mtk_hsuart5_device;
  340. #elif CONFIG_CONS_INDEX == 6
  341. return &mtk_hsuart6_device;
  342. #else
  343. #error "Bad CONFIG_CONS_INDEX."
  344. #endif
  345. }
  346. void mtk_serial_initialize(void)
  347. {
  348. #if defined(CFG_SYS_NS16550_COM1)
  349. serial_register(&mtk_hsuart1_device);
  350. #endif
  351. #if defined(CFG_SYS_NS16550_COM2)
  352. serial_register(&mtk_hsuart2_device);
  353. #endif
  354. #if defined(CFG_SYS_NS16550_COM3)
  355. serial_register(&mtk_hsuart3_device);
  356. #endif
  357. #if defined(CFG_SYS_NS16550_COM4)
  358. serial_register(&mtk_hsuart4_device);
  359. #endif
  360. #if defined(CFG_SYS_NS16550_COM5)
  361. serial_register(&mtk_hsuart5_device);
  362. #endif
  363. #if defined(CFG_SYS_NS16550_COM6)
  364. serial_register(&mtk_hsuart6_device);
  365. #endif
  366. }
  367. #endif
  368. #ifdef CONFIG_DEBUG_UART_MTK
  369. #include <debug_uart.h>
  370. static inline void _debug_uart_init(void)
  371. {
  372. struct mtk_serial_priv priv;
  373. memset(&priv, 0, sizeof(struct mtk_serial_priv));
  374. priv.regs = (void *) CONFIG_VAL(DEBUG_UART_BASE);
  375. priv.fixed_clk_rate = CONFIG_DEBUG_UART_CLOCK;
  376. writel(0, &priv.regs->ier);
  377. writel(UART_MCRVAL, &priv.regs->mcr);
  378. writel(UART_FCRVAL, &priv.regs->fcr);
  379. _mtk_serial_setbrg(&priv, CONFIG_BAUDRATE, priv.fixed_clk_rate);
  380. }
  381. static inline void _debug_uart_putc(int ch)
  382. {
  383. struct mtk_serial_regs __iomem *regs =
  384. (void *) CONFIG_VAL(DEBUG_UART_BASE);
  385. while (!(readl(&regs->lsr) & UART_LSR_THRE))
  386. ;
  387. writel(ch, &regs->thr);
  388. }
  389. DEBUG_UART_FUNCS
  390. #endif