dw-apb-timer.c 2.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Designware APB Timer driver
  4. *
  5. * Copyright (C) 2018 Marek Vasut <marex@denx.de>
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <clk.h>
  10. #include <dt-structs.h>
  11. #include <malloc.h>
  12. #include <reset.h>
  13. #include <timer.h>
  14. #include <dm/device_compat.h>
  15. #include <linux/kconfig.h>
  16. #include <asm/io.h>
  17. #include <asm/arch/timer.h>
  18. #define DW_APB_LOAD_VAL 0x0
  19. #define DW_APB_CURR_VAL 0x4
  20. #define DW_APB_CTRL 0x8
  21. struct dw_apb_timer_priv {
  22. uintptr_t regs;
  23. struct reset_ctl_bulk resets;
  24. };
  25. struct dw_apb_timer_plat {
  26. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  27. struct dtd_snps_dw_apb_timer dtplat;
  28. #endif
  29. };
  30. static u64 dw_apb_timer_get_count(struct udevice *dev)
  31. {
  32. struct dw_apb_timer_priv *priv = dev_get_priv(dev);
  33. /*
  34. * The DW APB counter counts down, but this function
  35. * requires the count to be incrementing. Invert the
  36. * result.
  37. */
  38. return timer_conv_64(~readl(priv->regs + DW_APB_CURR_VAL));
  39. }
  40. static int dw_apb_timer_probe(struct udevice *dev)
  41. {
  42. struct timer_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  43. struct dw_apb_timer_priv *priv = dev_get_priv(dev);
  44. struct clk clk;
  45. int ret;
  46. #if CONFIG_IS_ENABLED(OF_PLATDATA)
  47. struct dw_apb_timer_plat *plat = dev_get_plat(dev);
  48. struct dtd_snps_dw_apb_timer *dtplat = &plat->dtplat;
  49. priv->regs = dtplat->reg[0];
  50. ret = clk_get_by_phandle(dev, &dtplat->clocks[0], &clk);
  51. if (ret < 0)
  52. return ret;
  53. uc_priv->clock_rate = dtplat->clock_frequency;
  54. #endif
  55. if (CONFIG_IS_ENABLED(OF_REAL)) {
  56. ret = reset_get_bulk(dev, &priv->resets);
  57. if (ret)
  58. dev_warn(dev, "Can't get reset: %d\n", ret);
  59. else
  60. reset_deassert_bulk(&priv->resets);
  61. ret = clk_get_by_index(dev, 0, &clk);
  62. if (ret)
  63. return ret;
  64. uc_priv->clock_rate = clk_get_rate(&clk);
  65. clk_free(&clk);
  66. }
  67. /* init timer */
  68. writel(0xffffffff, priv->regs + DW_APB_LOAD_VAL);
  69. writel(0xffffffff, priv->regs + DW_APB_CURR_VAL);
  70. setbits_le32(priv->regs + DW_APB_CTRL, 0x3);
  71. return 0;
  72. }
  73. static int dw_apb_timer_of_to_plat(struct udevice *dev)
  74. {
  75. if (CONFIG_IS_ENABLED(OF_REAL)) {
  76. struct dw_apb_timer_priv *priv = dev_get_priv(dev);
  77. priv->regs = dev_read_addr(dev);
  78. }
  79. return 0;
  80. }
  81. static int dw_apb_timer_remove(struct udevice *dev)
  82. {
  83. struct dw_apb_timer_priv *priv = dev_get_priv(dev);
  84. return reset_release_bulk(&priv->resets);
  85. }
  86. static const struct timer_ops dw_apb_timer_ops = {
  87. .get_count = dw_apb_timer_get_count,
  88. };
  89. static const struct udevice_id dw_apb_timer_ids[] = {
  90. { .compatible = "snps,dw-apb-timer" },
  91. {}
  92. };
  93. U_BOOT_DRIVER(snps_dw_apb_timer) = {
  94. .name = "snps_dw_apb_timer",
  95. .id = UCLASS_TIMER,
  96. .ops = &dw_apb_timer_ops,
  97. .probe = dw_apb_timer_probe,
  98. .of_match = dw_apb_timer_ids,
  99. .of_to_plat = dw_apb_timer_of_to_plat,
  100. .remove = dw_apb_timer_remove,
  101. .priv_auto = sizeof(struct dw_apb_timer_priv),
  102. .plat_auto = sizeof(struct dw_apb_timer_plat),
  103. };