omap-timer.c 3.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * TI OMAP timer driver
  4. *
  5. * Copyright (C) 2015, Texas Instruments, Incorporated
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <errno.h>
  10. #include <timer.h>
  11. #include <asm/io.h>
  12. #include <asm/arch/clock.h>
  13. #include <asm/omap_common.h>
  14. #include <linux/bitops.h>
  15. /* Timer register bits */
  16. #define TCLR_START BIT(0) /* Start=1 */
  17. #define TCLR_AUTO_RELOAD BIT(1) /* Auto reload */
  18. #define TCLR_PRE_EN BIT(5) /* Pre-scaler enable */
  19. #define TCLR_PTV_SHIFT (2) /* Pre-scaler shift value */
  20. struct omap_gptimer_regs {
  21. unsigned int tidr; /* offset 0x00 */
  22. unsigned char res1[12];
  23. unsigned int tiocp_cfg; /* offset 0x10 */
  24. unsigned char res2[12];
  25. unsigned int tier; /* offset 0x20 */
  26. unsigned int tistatr; /* offset 0x24 */
  27. unsigned int tistat; /* offset 0x28 */
  28. unsigned int tisr; /* offset 0x2c */
  29. unsigned int tcicr; /* offset 0x30 */
  30. unsigned int twer; /* offset 0x34 */
  31. unsigned int tclr; /* offset 0x38 */
  32. unsigned int tcrr; /* offset 0x3c */
  33. unsigned int tldr; /* offset 0x40 */
  34. unsigned int ttgr; /* offset 0x44 */
  35. unsigned int twpc; /* offset 0x48 */
  36. unsigned int tmar; /* offset 0x4c */
  37. unsigned int tcar1; /* offset 0x50 */
  38. unsigned int tscir; /* offset 0x54 */
  39. unsigned int tcar2; /* offset 0x58 */
  40. };
  41. /* Omap Timer Priv */
  42. struct omap_timer_priv {
  43. struct omap_gptimer_regs *regs;
  44. };
  45. static u64 omap_timer_get_count(struct udevice *dev)
  46. {
  47. struct omap_timer_priv *priv = dev_get_priv(dev);
  48. return timer_conv_64(readl(&priv->regs->tcrr));
  49. }
  50. static int omap_timer_probe(struct udevice *dev)
  51. {
  52. struct timer_dev_priv *uc_priv = dev_get_uclass_priv(dev);
  53. struct omap_timer_priv *priv = dev_get_priv(dev);
  54. if (!uc_priv->clock_rate)
  55. uc_priv->clock_rate = V_SCLK;
  56. uc_priv->clock_rate /= (2 << SYS_PTV);
  57. /* start the counter ticking up, reload value on overflow */
  58. writel(0, &priv->regs->tldr);
  59. writel(0, &priv->regs->tcrr);
  60. /* enable timer */
  61. writel((SYS_PTV << 2) | TCLR_PRE_EN | TCLR_AUTO_RELOAD |
  62. TCLR_START, &priv->regs->tclr);
  63. return 0;
  64. }
  65. static int omap_timer_of_to_plat(struct udevice *dev)
  66. {
  67. struct omap_timer_priv *priv = dev_get_priv(dev);
  68. priv->regs = map_physmem(dev_read_addr(dev),
  69. sizeof(struct omap_gptimer_regs), MAP_NOCACHE);
  70. return 0;
  71. }
  72. #if CONFIG_IS_ENABLED(BOOTSTAGE)
  73. ulong timer_get_boot_us(void)
  74. {
  75. u64 ticks = 0;
  76. u32 rate = 1;
  77. u64 us;
  78. int ret;
  79. ret = dm_timer_init();
  80. if (!ret) {
  81. /* The timer is available */
  82. rate = timer_get_rate(gd->timer);
  83. timer_get_count(gd->timer, &ticks);
  84. } else {
  85. return 0;
  86. }
  87. us = (ticks * 1000) / rate;
  88. return us;
  89. }
  90. #endif
  91. static const struct timer_ops omap_timer_ops = {
  92. .get_count = omap_timer_get_count,
  93. };
  94. static const struct udevice_id omap_timer_ids[] = {
  95. { .compatible = "ti,am335x-timer" },
  96. { .compatible = "ti,am4372-timer" },
  97. { .compatible = "ti,omap5430-timer" },
  98. { .compatible = "ti,am654-timer" },
  99. {}
  100. };
  101. U_BOOT_DRIVER(omap_timer) = {
  102. .name = "omap_timer",
  103. .id = UCLASS_TIMER,
  104. .of_match = omap_timer_ids,
  105. .of_to_plat = omap_timer_of_to_plat,
  106. .priv_auto = sizeof(struct omap_timer_priv),
  107. .probe = omap_timer_probe,
  108. .ops = &omap_timer_ops,
  109. };