fsl,imx6q-pcie.txt 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778
  1. * Freescale i.MX6 PCIe interface
  2. This PCIe host controller is based on the Synopsys DesignWare PCIe IP
  3. and thus inherits all the common properties defined in designware-pcie.txt.
  4. Required properties:
  5. - compatible:
  6. - "fsl,imx6q-pcie"
  7. - "fsl,imx6sx-pcie",
  8. - "fsl,imx6qp-pcie"
  9. - "fsl,imx7d-pcie"
  10. - reg: base address and length of the PCIe controller
  11. - interrupts: A list of interrupt outputs of the controller. Must contain an
  12. entry for each entry in the interrupt-names property.
  13. - interrupt-names: Must include the following entries:
  14. - "msi": The interrupt that is asserted when an MSI is received
  15. - clock-names: Must include the following additional entries:
  16. - "pcie_phy"
  17. Optional properties:
  18. - fsl,tx-deemph-gen1: Gen1 De-emphasis value. Default: 0
  19. - fsl,tx-deemph-gen2-3p5db: Gen2 (3.5db) De-emphasis value. Default: 0
  20. - fsl,tx-deemph-gen2-6db: Gen2 (6db) De-emphasis value. Default: 20
  21. - fsl,tx-swing-full: Gen2 TX SWING FULL value. Default: 127
  22. - fsl,tx-swing-low: TX launch amplitude swing_low value. Default: 127
  23. - fsl,max-link-speed: Specify PCI gen for link capability. Must be '2' for
  24. gen2, otherwise will default to gen1. Note that the IMX6 LVDS clock outputs
  25. do not meet gen2 jitter requirements and thus for gen2 capability a gen2
  26. compliant clock generator should be used and configured.
  27. - reset-gpio: Should specify the GPIO for controlling the PCI bus device reset
  28. signal. It's not polarity aware and defaults to active-low reset sequence
  29. (L=reset state, H=operation state).
  30. - reset-gpio-active-high: If present then the reset sequence using the GPIO
  31. specified in the "reset-gpio" property is reversed (H=reset state,
  32. L=operation state).
  33. - vpcie-supply: Should specify the regulator in charge of PCIe port power.
  34. The regulator will be enabled when initializing the PCIe host and
  35. disabled either as part of the init process or when shutting down the
  36. host.
  37. Additional required properties for imx6sx-pcie:
  38. - clock names: Must include the following additional entries:
  39. - "pcie_inbound_axi"
  40. - power-domains: Must be set to a phandle pointing to the PCIE_PHY power domain
  41. Additional required properties for imx7d-pcie:
  42. - power-domains: Must be set to a phandle pointing to PCIE_PHY power domain
  43. - resets: Must contain phandles to PCIe-related reset lines exposed by SRC
  44. IP block
  45. - reset-names: Must contain the following entires:
  46. - "pciephy"
  47. - "apps"
  48. Example:
  49. pcie@01000000 {
  50. compatible = "fsl,imx6q-pcie", "snps,dw-pcie";
  51. reg = <0x01ffc000 0x04000>,
  52. <0x01f00000 0x80000>;
  53. reg-names = "dbi", "config";
  54. #address-cells = <3>;
  55. #size-cells = <2>;
  56. device_type = "pci";
  57. ranges = <0x00000800 0 0x01f00000 0x01f00000 0 0x00080000
  58. 0x81000000 0 0 0x01f80000 0 0x00010000
  59. 0x82000000 0 0x01000000 0x01000000 0 0x00f00000>;
  60. num-lanes = <1>;
  61. interrupts = <GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
  62. interrupt-names = "msi";
  63. #interrupt-cells = <1>;
  64. interrupt-map-mask = <0 0 0 0x7>;
  65. interrupt-map = <0 0 0 1 &intc GIC_SPI 123 IRQ_TYPE_LEVEL_HIGH>,
  66. <0 0 0 2 &intc GIC_SPI 122 IRQ_TYPE_LEVEL_HIGH>,
  67. <0 0 0 3 &intc GIC_SPI 121 IRQ_TYPE_LEVEL_HIGH>,
  68. <0 0 0 4 &intc GIC_SPI 120 IRQ_TYPE_LEVEL_HIGH>;
  69. clocks = <&clks 144>, <&clks 206>, <&clks 189>;
  70. clock-names = "pcie", "pcie_bus", "pcie_phy";
  71. };