sata_promise.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270
  1. /*
  2. * sata_promise.c - Promise SATA
  3. *
  4. * Maintained by: Tejun Heo <tj@kernel.org>
  5. * Mikael Pettersson
  6. * Please ALWAYS copy linux-ide@vger.kernel.org
  7. * on emails.
  8. *
  9. * Copyright 2003-2004 Red Hat, Inc.
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/driver-api/libata.rst
  29. *
  30. * Hardware information only available under NDA.
  31. *
  32. */
  33. #include <linux/kernel.h>
  34. #include <linux/module.h>
  35. #include <linux/gfp.h>
  36. #include <linux/pci.h>
  37. #include <linux/blkdev.h>
  38. #include <linux/delay.h>
  39. #include <linux/interrupt.h>
  40. #include <linux/device.h>
  41. #include <scsi/scsi.h>
  42. #include <scsi/scsi_host.h>
  43. #include <scsi/scsi_cmnd.h>
  44. #include <linux/libata.h>
  45. #include "sata_promise.h"
  46. #define DRV_NAME "sata_promise"
  47. #define DRV_VERSION "2.12"
  48. enum {
  49. PDC_MAX_PORTS = 4,
  50. PDC_MMIO_BAR = 3,
  51. PDC_MAX_PRD = LIBATA_MAX_PRD - 1, /* -1 for ASIC PRD bug workaround */
  52. /* host register offsets (from host->iomap[PDC_MMIO_BAR]) */
  53. PDC_INT_SEQMASK = 0x40, /* Mask of asserted SEQ INTs */
  54. PDC_FLASH_CTL = 0x44, /* Flash control register */
  55. PDC_PCI_CTL = 0x48, /* PCI control/status reg */
  56. PDC_SATA_PLUG_CSR = 0x6C, /* SATA Plug control/status reg */
  57. PDC2_SATA_PLUG_CSR = 0x60, /* SATAII Plug control/status reg */
  58. PDC_TBG_MODE = 0x41C, /* TBG mode (not SATAII) */
  59. PDC_SLEW_CTL = 0x470, /* slew rate control reg (not SATAII) */
  60. /* per-port ATA register offsets (from ap->ioaddr.cmd_addr) */
  61. PDC_FEATURE = 0x04, /* Feature/Error reg (per port) */
  62. PDC_SECTOR_COUNT = 0x08, /* Sector count reg (per port) */
  63. PDC_SECTOR_NUMBER = 0x0C, /* Sector number reg (per port) */
  64. PDC_CYLINDER_LOW = 0x10, /* Cylinder low reg (per port) */
  65. PDC_CYLINDER_HIGH = 0x14, /* Cylinder high reg (per port) */
  66. PDC_DEVICE = 0x18, /* Device/Head reg (per port) */
  67. PDC_COMMAND = 0x1C, /* Command/status reg (per port) */
  68. PDC_ALTSTATUS = 0x38, /* Alternate-status/device-control reg (per port) */
  69. PDC_PKT_SUBMIT = 0x40, /* Command packet pointer addr */
  70. PDC_GLOBAL_CTL = 0x48, /* Global control/status (per port) */
  71. PDC_CTLSTAT = 0x60, /* IDE control and status (per port) */
  72. /* per-port SATA register offsets (from ap->ioaddr.scr_addr) */
  73. PDC_SATA_ERROR = 0x04,
  74. PDC_PHYMODE4 = 0x14,
  75. PDC_LINK_LAYER_ERRORS = 0x6C,
  76. PDC_FPDMA_CTLSTAT = 0xD8,
  77. PDC_INTERNAL_DEBUG_1 = 0xF8, /* also used for PATA */
  78. PDC_INTERNAL_DEBUG_2 = 0xFC, /* also used for PATA */
  79. /* PDC_FPDMA_CTLSTAT bit definitions */
  80. PDC_FPDMA_CTLSTAT_RESET = 1 << 3,
  81. PDC_FPDMA_CTLSTAT_DMASETUP_INT_FLAG = 1 << 10,
  82. PDC_FPDMA_CTLSTAT_SETDB_INT_FLAG = 1 << 11,
  83. /* PDC_GLOBAL_CTL bit definitions */
  84. PDC_PH_ERR = (1 << 8), /* PCI error while loading packet */
  85. PDC_SH_ERR = (1 << 9), /* PCI error while loading S/G table */
  86. PDC_DH_ERR = (1 << 10), /* PCI error while loading data */
  87. PDC2_HTO_ERR = (1 << 12), /* host bus timeout */
  88. PDC2_ATA_HBA_ERR = (1 << 13), /* error during SATA DATA FIS transmission */
  89. PDC2_ATA_DMA_CNT_ERR = (1 << 14), /* DMA DATA FIS size differs from S/G count */
  90. PDC_OVERRUN_ERR = (1 << 19), /* S/G byte count larger than HD requires */
  91. PDC_UNDERRUN_ERR = (1 << 20), /* S/G byte count less than HD requires */
  92. PDC_DRIVE_ERR = (1 << 21), /* drive error */
  93. PDC_PCI_SYS_ERR = (1 << 22), /* PCI system error */
  94. PDC1_PCI_PARITY_ERR = (1 << 23), /* PCI parity error (from SATA150 driver) */
  95. PDC1_ERR_MASK = PDC1_PCI_PARITY_ERR,
  96. PDC2_ERR_MASK = PDC2_HTO_ERR | PDC2_ATA_HBA_ERR |
  97. PDC2_ATA_DMA_CNT_ERR,
  98. PDC_ERR_MASK = PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR |
  99. PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR |
  100. PDC_DRIVE_ERR | PDC_PCI_SYS_ERR |
  101. PDC1_ERR_MASK | PDC2_ERR_MASK,
  102. board_2037x = 0, /* FastTrak S150 TX2plus */
  103. board_2037x_pata = 1, /* FastTrak S150 TX2plus PATA port */
  104. board_20319 = 2, /* FastTrak S150 TX4 */
  105. board_20619 = 3, /* FastTrak TX4000 */
  106. board_2057x = 4, /* SATAII150 Tx2plus */
  107. board_2057x_pata = 5, /* SATAII150 Tx2plus PATA port */
  108. board_40518 = 6, /* SATAII150 Tx4 */
  109. PDC_HAS_PATA = (1 << 1), /* PDC20375/20575 has PATA */
  110. /* Sequence counter control registers bit definitions */
  111. PDC_SEQCNTRL_INT_MASK = (1 << 5), /* Sequence Interrupt Mask */
  112. /* Feature register values */
  113. PDC_FEATURE_ATAPI_PIO = 0x00, /* ATAPI data xfer by PIO */
  114. PDC_FEATURE_ATAPI_DMA = 0x01, /* ATAPI data xfer by DMA */
  115. /* Device/Head register values */
  116. PDC_DEVICE_SATA = 0xE0, /* Device/Head value for SATA devices */
  117. /* PDC_CTLSTAT bit definitions */
  118. PDC_DMA_ENABLE = (1 << 7),
  119. PDC_IRQ_DISABLE = (1 << 10),
  120. PDC_RESET = (1 << 11), /* HDMA reset */
  121. PDC_COMMON_FLAGS = ATA_FLAG_PIO_POLLING,
  122. /* ap->flags bits */
  123. PDC_FLAG_GEN_II = (1 << 24),
  124. PDC_FLAG_SATA_PATA = (1 << 25), /* supports SATA + PATA */
  125. PDC_FLAG_4_PORTS = (1 << 26), /* 4 ports */
  126. };
  127. struct pdc_port_priv {
  128. u8 *pkt;
  129. dma_addr_t pkt_dma;
  130. };
  131. struct pdc_host_priv {
  132. spinlock_t hard_reset_lock;
  133. };
  134. static int pdc_sata_scr_read(struct ata_link *link, unsigned int sc_reg, u32 *val);
  135. static int pdc_sata_scr_write(struct ata_link *link, unsigned int sc_reg, u32 val);
  136. static int pdc_ata_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  137. static int pdc_common_port_start(struct ata_port *ap);
  138. static int pdc_sata_port_start(struct ata_port *ap);
  139. static enum ata_completion_errors pdc_qc_prep(struct ata_queued_cmd *qc);
  140. static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
  141. static void pdc_exec_command_mmio(struct ata_port *ap, const struct ata_taskfile *tf);
  142. static int pdc_check_atapi_dma(struct ata_queued_cmd *qc);
  143. static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc);
  144. static void pdc_irq_clear(struct ata_port *ap);
  145. static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc);
  146. static void pdc_freeze(struct ata_port *ap);
  147. static void pdc_sata_freeze(struct ata_port *ap);
  148. static void pdc_thaw(struct ata_port *ap);
  149. static void pdc_sata_thaw(struct ata_port *ap);
  150. static int pdc_pata_softreset(struct ata_link *link, unsigned int *class,
  151. unsigned long deadline);
  152. static int pdc_sata_hardreset(struct ata_link *link, unsigned int *class,
  153. unsigned long deadline);
  154. static void pdc_error_handler(struct ata_port *ap);
  155. static void pdc_post_internal_cmd(struct ata_queued_cmd *qc);
  156. static int pdc_pata_cable_detect(struct ata_port *ap);
  157. static int pdc_sata_cable_detect(struct ata_port *ap);
  158. static struct scsi_host_template pdc_ata_sht = {
  159. ATA_BASE_SHT(DRV_NAME),
  160. .sg_tablesize = PDC_MAX_PRD,
  161. .dma_boundary = ATA_DMA_BOUNDARY,
  162. };
  163. static const struct ata_port_operations pdc_common_ops = {
  164. .inherits = &ata_sff_port_ops,
  165. .sff_tf_load = pdc_tf_load_mmio,
  166. .sff_exec_command = pdc_exec_command_mmio,
  167. .check_atapi_dma = pdc_check_atapi_dma,
  168. .qc_prep = pdc_qc_prep,
  169. .qc_issue = pdc_qc_issue,
  170. .sff_irq_clear = pdc_irq_clear,
  171. .lost_interrupt = ATA_OP_NULL,
  172. .post_internal_cmd = pdc_post_internal_cmd,
  173. .error_handler = pdc_error_handler,
  174. };
  175. static struct ata_port_operations pdc_sata_ops = {
  176. .inherits = &pdc_common_ops,
  177. .cable_detect = pdc_sata_cable_detect,
  178. .freeze = pdc_sata_freeze,
  179. .thaw = pdc_sata_thaw,
  180. .scr_read = pdc_sata_scr_read,
  181. .scr_write = pdc_sata_scr_write,
  182. .port_start = pdc_sata_port_start,
  183. .hardreset = pdc_sata_hardreset,
  184. };
  185. /* First-generation chips need a more restrictive ->check_atapi_dma op,
  186. and ->freeze/thaw that ignore the hotplug controls. */
  187. static struct ata_port_operations pdc_old_sata_ops = {
  188. .inherits = &pdc_sata_ops,
  189. .freeze = pdc_freeze,
  190. .thaw = pdc_thaw,
  191. .check_atapi_dma = pdc_old_sata_check_atapi_dma,
  192. };
  193. static struct ata_port_operations pdc_pata_ops = {
  194. .inherits = &pdc_common_ops,
  195. .cable_detect = pdc_pata_cable_detect,
  196. .freeze = pdc_freeze,
  197. .thaw = pdc_thaw,
  198. .port_start = pdc_common_port_start,
  199. .softreset = pdc_pata_softreset,
  200. };
  201. static const struct ata_port_info pdc_port_info[] = {
  202. [board_2037x] =
  203. {
  204. .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
  205. PDC_FLAG_SATA_PATA,
  206. .pio_mask = ATA_PIO4,
  207. .mwdma_mask = ATA_MWDMA2,
  208. .udma_mask = ATA_UDMA6,
  209. .port_ops = &pdc_old_sata_ops,
  210. },
  211. [board_2037x_pata] =
  212. {
  213. .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS,
  214. .pio_mask = ATA_PIO4,
  215. .mwdma_mask = ATA_MWDMA2,
  216. .udma_mask = ATA_UDMA6,
  217. .port_ops = &pdc_pata_ops,
  218. },
  219. [board_20319] =
  220. {
  221. .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
  222. PDC_FLAG_4_PORTS,
  223. .pio_mask = ATA_PIO4,
  224. .mwdma_mask = ATA_MWDMA2,
  225. .udma_mask = ATA_UDMA6,
  226. .port_ops = &pdc_old_sata_ops,
  227. },
  228. [board_20619] =
  229. {
  230. .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
  231. PDC_FLAG_4_PORTS,
  232. .pio_mask = ATA_PIO4,
  233. .mwdma_mask = ATA_MWDMA2,
  234. .udma_mask = ATA_UDMA6,
  235. .port_ops = &pdc_pata_ops,
  236. },
  237. [board_2057x] =
  238. {
  239. .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
  240. PDC_FLAG_GEN_II | PDC_FLAG_SATA_PATA,
  241. .pio_mask = ATA_PIO4,
  242. .mwdma_mask = ATA_MWDMA2,
  243. .udma_mask = ATA_UDMA6,
  244. .port_ops = &pdc_sata_ops,
  245. },
  246. [board_2057x_pata] =
  247. {
  248. .flags = PDC_COMMON_FLAGS | ATA_FLAG_SLAVE_POSS |
  249. PDC_FLAG_GEN_II,
  250. .pio_mask = ATA_PIO4,
  251. .mwdma_mask = ATA_MWDMA2,
  252. .udma_mask = ATA_UDMA6,
  253. .port_ops = &pdc_pata_ops,
  254. },
  255. [board_40518] =
  256. {
  257. .flags = PDC_COMMON_FLAGS | ATA_FLAG_SATA |
  258. PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS,
  259. .pio_mask = ATA_PIO4,
  260. .mwdma_mask = ATA_MWDMA2,
  261. .udma_mask = ATA_UDMA6,
  262. .port_ops = &pdc_sata_ops,
  263. },
  264. };
  265. static const struct pci_device_id pdc_ata_pci_tbl[] = {
  266. { PCI_VDEVICE(PROMISE, 0x3371), board_2037x },
  267. { PCI_VDEVICE(PROMISE, 0x3373), board_2037x },
  268. { PCI_VDEVICE(PROMISE, 0x3375), board_2037x },
  269. { PCI_VDEVICE(PROMISE, 0x3376), board_2037x },
  270. { PCI_VDEVICE(PROMISE, 0x3570), board_2057x },
  271. { PCI_VDEVICE(PROMISE, 0x3571), board_2057x },
  272. { PCI_VDEVICE(PROMISE, 0x3574), board_2057x },
  273. { PCI_VDEVICE(PROMISE, 0x3577), board_2057x },
  274. { PCI_VDEVICE(PROMISE, 0x3d73), board_2057x },
  275. { PCI_VDEVICE(PROMISE, 0x3d75), board_2057x },
  276. { PCI_VDEVICE(PROMISE, 0x3318), board_20319 },
  277. { PCI_VDEVICE(PROMISE, 0x3319), board_20319 },
  278. { PCI_VDEVICE(PROMISE, 0x3515), board_40518 },
  279. { PCI_VDEVICE(PROMISE, 0x3519), board_40518 },
  280. { PCI_VDEVICE(PROMISE, 0x3d17), board_40518 },
  281. { PCI_VDEVICE(PROMISE, 0x3d18), board_40518 },
  282. { PCI_VDEVICE(PROMISE, 0x6629), board_20619 },
  283. { } /* terminate list */
  284. };
  285. static struct pci_driver pdc_ata_pci_driver = {
  286. .name = DRV_NAME,
  287. .id_table = pdc_ata_pci_tbl,
  288. .probe = pdc_ata_init_one,
  289. .remove = ata_pci_remove_one,
  290. };
  291. static int pdc_common_port_start(struct ata_port *ap)
  292. {
  293. struct device *dev = ap->host->dev;
  294. struct pdc_port_priv *pp;
  295. int rc;
  296. /* we use the same prd table as bmdma, allocate it */
  297. rc = ata_bmdma_port_start(ap);
  298. if (rc)
  299. return rc;
  300. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  301. if (!pp)
  302. return -ENOMEM;
  303. pp->pkt = dmam_alloc_coherent(dev, 128, &pp->pkt_dma, GFP_KERNEL);
  304. if (!pp->pkt)
  305. return -ENOMEM;
  306. ap->private_data = pp;
  307. return 0;
  308. }
  309. static int pdc_sata_port_start(struct ata_port *ap)
  310. {
  311. int rc;
  312. rc = pdc_common_port_start(ap);
  313. if (rc)
  314. return rc;
  315. /* fix up PHYMODE4 align timing */
  316. if (ap->flags & PDC_FLAG_GEN_II) {
  317. void __iomem *sata_mmio = ap->ioaddr.scr_addr;
  318. unsigned int tmp;
  319. tmp = readl(sata_mmio + PDC_PHYMODE4);
  320. tmp = (tmp & ~3) | 1; /* set bits 1:0 = 0:1 */
  321. writel(tmp, sata_mmio + PDC_PHYMODE4);
  322. }
  323. return 0;
  324. }
  325. static void pdc_fpdma_clear_interrupt_flag(struct ata_port *ap)
  326. {
  327. void __iomem *sata_mmio = ap->ioaddr.scr_addr;
  328. u32 tmp;
  329. tmp = readl(sata_mmio + PDC_FPDMA_CTLSTAT);
  330. tmp |= PDC_FPDMA_CTLSTAT_DMASETUP_INT_FLAG;
  331. tmp |= PDC_FPDMA_CTLSTAT_SETDB_INT_FLAG;
  332. /* It's not allowed to write to the entire FPDMA_CTLSTAT register
  333. when NCQ is running. So do a byte-sized write to bits 10 and 11. */
  334. writeb(tmp >> 8, sata_mmio + PDC_FPDMA_CTLSTAT + 1);
  335. readb(sata_mmio + PDC_FPDMA_CTLSTAT + 1); /* flush */
  336. }
  337. static void pdc_fpdma_reset(struct ata_port *ap)
  338. {
  339. void __iomem *sata_mmio = ap->ioaddr.scr_addr;
  340. u8 tmp;
  341. tmp = (u8)readl(sata_mmio + PDC_FPDMA_CTLSTAT);
  342. tmp &= 0x7F;
  343. tmp |= PDC_FPDMA_CTLSTAT_RESET;
  344. writeb(tmp, sata_mmio + PDC_FPDMA_CTLSTAT);
  345. readl(sata_mmio + PDC_FPDMA_CTLSTAT); /* flush */
  346. udelay(100);
  347. tmp &= ~PDC_FPDMA_CTLSTAT_RESET;
  348. writeb(tmp, sata_mmio + PDC_FPDMA_CTLSTAT);
  349. readl(sata_mmio + PDC_FPDMA_CTLSTAT); /* flush */
  350. pdc_fpdma_clear_interrupt_flag(ap);
  351. }
  352. static void pdc_not_at_command_packet_phase(struct ata_port *ap)
  353. {
  354. void __iomem *sata_mmio = ap->ioaddr.scr_addr;
  355. unsigned int i;
  356. u32 tmp;
  357. /* check not at ASIC packet command phase */
  358. for (i = 0; i < 100; ++i) {
  359. writel(0, sata_mmio + PDC_INTERNAL_DEBUG_1);
  360. tmp = readl(sata_mmio + PDC_INTERNAL_DEBUG_2);
  361. if ((tmp & 0xF) != 1)
  362. break;
  363. udelay(100);
  364. }
  365. }
  366. static void pdc_clear_internal_debug_record_error_register(struct ata_port *ap)
  367. {
  368. void __iomem *sata_mmio = ap->ioaddr.scr_addr;
  369. writel(0xffffffff, sata_mmio + PDC_SATA_ERROR);
  370. writel(0xffff0000, sata_mmio + PDC_LINK_LAYER_ERRORS);
  371. }
  372. static void pdc_reset_port(struct ata_port *ap)
  373. {
  374. void __iomem *ata_ctlstat_mmio = ap->ioaddr.cmd_addr + PDC_CTLSTAT;
  375. unsigned int i;
  376. u32 tmp;
  377. if (ap->flags & PDC_FLAG_GEN_II)
  378. pdc_not_at_command_packet_phase(ap);
  379. tmp = readl(ata_ctlstat_mmio);
  380. tmp |= PDC_RESET;
  381. writel(tmp, ata_ctlstat_mmio);
  382. for (i = 11; i > 0; i--) {
  383. tmp = readl(ata_ctlstat_mmio);
  384. if (tmp & PDC_RESET)
  385. break;
  386. udelay(100);
  387. tmp |= PDC_RESET;
  388. writel(tmp, ata_ctlstat_mmio);
  389. }
  390. tmp &= ~PDC_RESET;
  391. writel(tmp, ata_ctlstat_mmio);
  392. readl(ata_ctlstat_mmio); /* flush */
  393. if (sata_scr_valid(&ap->link) && (ap->flags & PDC_FLAG_GEN_II)) {
  394. pdc_fpdma_reset(ap);
  395. pdc_clear_internal_debug_record_error_register(ap);
  396. }
  397. }
  398. static int pdc_pata_cable_detect(struct ata_port *ap)
  399. {
  400. u8 tmp;
  401. void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
  402. tmp = readb(ata_mmio + PDC_CTLSTAT + 3);
  403. if (tmp & 0x01)
  404. return ATA_CBL_PATA40;
  405. return ATA_CBL_PATA80;
  406. }
  407. static int pdc_sata_cable_detect(struct ata_port *ap)
  408. {
  409. return ATA_CBL_SATA;
  410. }
  411. static int pdc_sata_scr_read(struct ata_link *link,
  412. unsigned int sc_reg, u32 *val)
  413. {
  414. if (sc_reg > SCR_CONTROL)
  415. return -EINVAL;
  416. *val = readl(link->ap->ioaddr.scr_addr + (sc_reg * 4));
  417. return 0;
  418. }
  419. static int pdc_sata_scr_write(struct ata_link *link,
  420. unsigned int sc_reg, u32 val)
  421. {
  422. if (sc_reg > SCR_CONTROL)
  423. return -EINVAL;
  424. writel(val, link->ap->ioaddr.scr_addr + (sc_reg * 4));
  425. return 0;
  426. }
  427. static void pdc_atapi_pkt(struct ata_queued_cmd *qc)
  428. {
  429. struct ata_port *ap = qc->ap;
  430. dma_addr_t sg_table = ap->bmdma_prd_dma;
  431. unsigned int cdb_len = qc->dev->cdb_len;
  432. u8 *cdb = qc->cdb;
  433. struct pdc_port_priv *pp = ap->private_data;
  434. u8 *buf = pp->pkt;
  435. __le32 *buf32 = (__le32 *) buf;
  436. unsigned int dev_sel, feature;
  437. /* set control bits (byte 0), zero delay seq id (byte 3),
  438. * and seq id (byte 2)
  439. */
  440. switch (qc->tf.protocol) {
  441. case ATAPI_PROT_DMA:
  442. if (!(qc->tf.flags & ATA_TFLAG_WRITE))
  443. buf32[0] = cpu_to_le32(PDC_PKT_READ);
  444. else
  445. buf32[0] = 0;
  446. break;
  447. case ATAPI_PROT_NODATA:
  448. buf32[0] = cpu_to_le32(PDC_PKT_NODATA);
  449. break;
  450. default:
  451. BUG();
  452. break;
  453. }
  454. buf32[1] = cpu_to_le32(sg_table); /* S/G table addr */
  455. buf32[2] = 0; /* no next-packet */
  456. /* select drive */
  457. if (sata_scr_valid(&ap->link))
  458. dev_sel = PDC_DEVICE_SATA;
  459. else
  460. dev_sel = qc->tf.device;
  461. buf[12] = (1 << 5) | ATA_REG_DEVICE;
  462. buf[13] = dev_sel;
  463. buf[14] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_CLEAR_BSY;
  464. buf[15] = dev_sel; /* once more, waiting for BSY to clear */
  465. buf[16] = (1 << 5) | ATA_REG_NSECT;
  466. buf[17] = qc->tf.nsect;
  467. buf[18] = (1 << 5) | ATA_REG_LBAL;
  468. buf[19] = qc->tf.lbal;
  469. /* set feature and byte counter registers */
  470. if (qc->tf.protocol != ATAPI_PROT_DMA)
  471. feature = PDC_FEATURE_ATAPI_PIO;
  472. else
  473. feature = PDC_FEATURE_ATAPI_DMA;
  474. buf[20] = (1 << 5) | ATA_REG_FEATURE;
  475. buf[21] = feature;
  476. buf[22] = (1 << 5) | ATA_REG_BYTEL;
  477. buf[23] = qc->tf.lbam;
  478. buf[24] = (1 << 5) | ATA_REG_BYTEH;
  479. buf[25] = qc->tf.lbah;
  480. /* send ATAPI packet command 0xA0 */
  481. buf[26] = (1 << 5) | ATA_REG_CMD;
  482. buf[27] = qc->tf.command;
  483. /* select drive and check DRQ */
  484. buf[28] = (1 << 5) | ATA_REG_DEVICE | PDC_PKT_WAIT_DRDY;
  485. buf[29] = dev_sel;
  486. /* we can represent cdb lengths 2/4/6/8/10/12/14/16 */
  487. BUG_ON(cdb_len & ~0x1E);
  488. /* append the CDB as the final part */
  489. buf[30] = (((cdb_len >> 1) & 7) << 5) | ATA_REG_DATA | PDC_LAST_REG;
  490. memcpy(buf+31, cdb, cdb_len);
  491. }
  492. /**
  493. * pdc_fill_sg - Fill PCI IDE PRD table
  494. * @qc: Metadata associated with taskfile to be transferred
  495. *
  496. * Fill PCI IDE PRD (scatter-gather) table with segments
  497. * associated with the current disk command.
  498. * Make sure hardware does not choke on it.
  499. *
  500. * LOCKING:
  501. * spin_lock_irqsave(host lock)
  502. *
  503. */
  504. static void pdc_fill_sg(struct ata_queued_cmd *qc)
  505. {
  506. struct ata_port *ap = qc->ap;
  507. struct ata_bmdma_prd *prd = ap->bmdma_prd;
  508. struct scatterlist *sg;
  509. const u32 SG_COUNT_ASIC_BUG = 41*4;
  510. unsigned int si, idx;
  511. u32 len;
  512. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  513. return;
  514. idx = 0;
  515. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  516. u32 addr, offset;
  517. u32 sg_len;
  518. /* determine if physical DMA addr spans 64K boundary.
  519. * Note h/w doesn't support 64-bit, so we unconditionally
  520. * truncate dma_addr_t to u32.
  521. */
  522. addr = (u32) sg_dma_address(sg);
  523. sg_len = sg_dma_len(sg);
  524. while (sg_len) {
  525. offset = addr & 0xffff;
  526. len = sg_len;
  527. if ((offset + sg_len) > 0x10000)
  528. len = 0x10000 - offset;
  529. prd[idx].addr = cpu_to_le32(addr);
  530. prd[idx].flags_len = cpu_to_le32(len & 0xffff);
  531. VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
  532. idx++;
  533. sg_len -= len;
  534. addr += len;
  535. }
  536. }
  537. len = le32_to_cpu(prd[idx - 1].flags_len);
  538. if (len > SG_COUNT_ASIC_BUG) {
  539. u32 addr;
  540. VPRINTK("Splitting last PRD.\n");
  541. addr = le32_to_cpu(prd[idx - 1].addr);
  542. prd[idx - 1].flags_len = cpu_to_le32(len - SG_COUNT_ASIC_BUG);
  543. VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx - 1, addr, SG_COUNT_ASIC_BUG);
  544. addr = addr + len - SG_COUNT_ASIC_BUG;
  545. len = SG_COUNT_ASIC_BUG;
  546. prd[idx].addr = cpu_to_le32(addr);
  547. prd[idx].flags_len = cpu_to_le32(len);
  548. VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", idx, addr, len);
  549. idx++;
  550. }
  551. prd[idx - 1].flags_len |= cpu_to_le32(ATA_PRD_EOT);
  552. }
  553. static enum ata_completion_errors pdc_qc_prep(struct ata_queued_cmd *qc)
  554. {
  555. struct pdc_port_priv *pp = qc->ap->private_data;
  556. unsigned int i;
  557. VPRINTK("ENTER\n");
  558. switch (qc->tf.protocol) {
  559. case ATA_PROT_DMA:
  560. pdc_fill_sg(qc);
  561. /*FALLTHROUGH*/
  562. case ATA_PROT_NODATA:
  563. i = pdc_pkt_header(&qc->tf, qc->ap->bmdma_prd_dma,
  564. qc->dev->devno, pp->pkt);
  565. if (qc->tf.flags & ATA_TFLAG_LBA48)
  566. i = pdc_prep_lba48(&qc->tf, pp->pkt, i);
  567. else
  568. i = pdc_prep_lba28(&qc->tf, pp->pkt, i);
  569. pdc_pkt_footer(&qc->tf, pp->pkt, i);
  570. break;
  571. case ATAPI_PROT_PIO:
  572. pdc_fill_sg(qc);
  573. break;
  574. case ATAPI_PROT_DMA:
  575. pdc_fill_sg(qc);
  576. /*FALLTHROUGH*/
  577. case ATAPI_PROT_NODATA:
  578. pdc_atapi_pkt(qc);
  579. break;
  580. default:
  581. break;
  582. }
  583. return AC_ERR_OK;
  584. }
  585. static int pdc_is_sataii_tx4(unsigned long flags)
  586. {
  587. const unsigned long mask = PDC_FLAG_GEN_II | PDC_FLAG_4_PORTS;
  588. return (flags & mask) == mask;
  589. }
  590. static unsigned int pdc_port_no_to_ata_no(unsigned int port_no,
  591. int is_sataii_tx4)
  592. {
  593. static const unsigned char sataii_tx4_port_remap[4] = { 3, 1, 0, 2};
  594. return is_sataii_tx4 ? sataii_tx4_port_remap[port_no] : port_no;
  595. }
  596. static unsigned int pdc_sata_nr_ports(const struct ata_port *ap)
  597. {
  598. return (ap->flags & PDC_FLAG_4_PORTS) ? 4 : 2;
  599. }
  600. static unsigned int pdc_sata_ata_port_to_ata_no(const struct ata_port *ap)
  601. {
  602. const struct ata_host *host = ap->host;
  603. unsigned int nr_ports = pdc_sata_nr_ports(ap);
  604. unsigned int i;
  605. for (i = 0; i < nr_ports && host->ports[i] != ap; ++i)
  606. ;
  607. BUG_ON(i >= nr_ports);
  608. return pdc_port_no_to_ata_no(i, pdc_is_sataii_tx4(ap->flags));
  609. }
  610. static void pdc_freeze(struct ata_port *ap)
  611. {
  612. void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
  613. u32 tmp;
  614. tmp = readl(ata_mmio + PDC_CTLSTAT);
  615. tmp |= PDC_IRQ_DISABLE;
  616. tmp &= ~PDC_DMA_ENABLE;
  617. writel(tmp, ata_mmio + PDC_CTLSTAT);
  618. readl(ata_mmio + PDC_CTLSTAT); /* flush */
  619. }
  620. static void pdc_sata_freeze(struct ata_port *ap)
  621. {
  622. struct ata_host *host = ap->host;
  623. void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
  624. unsigned int hotplug_offset = PDC2_SATA_PLUG_CSR;
  625. unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap);
  626. u32 hotplug_status;
  627. /* Disable hotplug events on this port.
  628. *
  629. * Locking:
  630. * 1) hotplug register accesses must be serialised via host->lock
  631. * 2) ap->lock == &ap->host->lock
  632. * 3) ->freeze() and ->thaw() are called with ap->lock held
  633. */
  634. hotplug_status = readl(host_mmio + hotplug_offset);
  635. hotplug_status |= 0x11 << (ata_no + 16);
  636. writel(hotplug_status, host_mmio + hotplug_offset);
  637. readl(host_mmio + hotplug_offset); /* flush */
  638. pdc_freeze(ap);
  639. }
  640. static void pdc_thaw(struct ata_port *ap)
  641. {
  642. void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
  643. u32 tmp;
  644. /* clear IRQ */
  645. readl(ata_mmio + PDC_COMMAND);
  646. /* turn IRQ back on */
  647. tmp = readl(ata_mmio + PDC_CTLSTAT);
  648. tmp &= ~PDC_IRQ_DISABLE;
  649. writel(tmp, ata_mmio + PDC_CTLSTAT);
  650. readl(ata_mmio + PDC_CTLSTAT); /* flush */
  651. }
  652. static void pdc_sata_thaw(struct ata_port *ap)
  653. {
  654. struct ata_host *host = ap->host;
  655. void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
  656. unsigned int hotplug_offset = PDC2_SATA_PLUG_CSR;
  657. unsigned int ata_no = pdc_sata_ata_port_to_ata_no(ap);
  658. u32 hotplug_status;
  659. pdc_thaw(ap);
  660. /* Enable hotplug events on this port.
  661. * Locking: see pdc_sata_freeze().
  662. */
  663. hotplug_status = readl(host_mmio + hotplug_offset);
  664. hotplug_status |= 0x11 << ata_no;
  665. hotplug_status &= ~(0x11 << (ata_no + 16));
  666. writel(hotplug_status, host_mmio + hotplug_offset);
  667. readl(host_mmio + hotplug_offset); /* flush */
  668. }
  669. static int pdc_pata_softreset(struct ata_link *link, unsigned int *class,
  670. unsigned long deadline)
  671. {
  672. pdc_reset_port(link->ap);
  673. return ata_sff_softreset(link, class, deadline);
  674. }
  675. static unsigned int pdc_ata_port_to_ata_no(const struct ata_port *ap)
  676. {
  677. void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
  678. void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
  679. /* ata_mmio == host_mmio + 0x200 + ata_no * 0x80 */
  680. return (ata_mmio - host_mmio - 0x200) / 0x80;
  681. }
  682. static void pdc_hard_reset_port(struct ata_port *ap)
  683. {
  684. void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
  685. void __iomem *pcictl_b1_mmio = host_mmio + PDC_PCI_CTL + 1;
  686. unsigned int ata_no = pdc_ata_port_to_ata_no(ap);
  687. struct pdc_host_priv *hpriv = ap->host->private_data;
  688. u8 tmp;
  689. spin_lock(&hpriv->hard_reset_lock);
  690. tmp = readb(pcictl_b1_mmio);
  691. tmp &= ~(0x10 << ata_no);
  692. writeb(tmp, pcictl_b1_mmio);
  693. readb(pcictl_b1_mmio); /* flush */
  694. udelay(100);
  695. tmp |= (0x10 << ata_no);
  696. writeb(tmp, pcictl_b1_mmio);
  697. readb(pcictl_b1_mmio); /* flush */
  698. spin_unlock(&hpriv->hard_reset_lock);
  699. }
  700. static int pdc_sata_hardreset(struct ata_link *link, unsigned int *class,
  701. unsigned long deadline)
  702. {
  703. if (link->ap->flags & PDC_FLAG_GEN_II)
  704. pdc_not_at_command_packet_phase(link->ap);
  705. /* hotplug IRQs should have been masked by pdc_sata_freeze() */
  706. pdc_hard_reset_port(link->ap);
  707. pdc_reset_port(link->ap);
  708. /* sata_promise can't reliably acquire the first D2H Reg FIS
  709. * after hardreset. Do non-waiting hardreset and request
  710. * follow-up SRST.
  711. */
  712. return sata_std_hardreset(link, class, deadline);
  713. }
  714. static void pdc_error_handler(struct ata_port *ap)
  715. {
  716. if (!(ap->pflags & ATA_PFLAG_FROZEN))
  717. pdc_reset_port(ap);
  718. ata_sff_error_handler(ap);
  719. }
  720. static void pdc_post_internal_cmd(struct ata_queued_cmd *qc)
  721. {
  722. struct ata_port *ap = qc->ap;
  723. /* make DMA engine forget about the failed command */
  724. if (qc->flags & ATA_QCFLAG_FAILED)
  725. pdc_reset_port(ap);
  726. }
  727. static void pdc_error_intr(struct ata_port *ap, struct ata_queued_cmd *qc,
  728. u32 port_status, u32 err_mask)
  729. {
  730. struct ata_eh_info *ehi = &ap->link.eh_info;
  731. unsigned int ac_err_mask = 0;
  732. ata_ehi_clear_desc(ehi);
  733. ata_ehi_push_desc(ehi, "port_status 0x%08x", port_status);
  734. port_status &= err_mask;
  735. if (port_status & PDC_DRIVE_ERR)
  736. ac_err_mask |= AC_ERR_DEV;
  737. if (port_status & (PDC_OVERRUN_ERR | PDC_UNDERRUN_ERR))
  738. ac_err_mask |= AC_ERR_OTHER;
  739. if (port_status & (PDC2_ATA_HBA_ERR | PDC2_ATA_DMA_CNT_ERR))
  740. ac_err_mask |= AC_ERR_ATA_BUS;
  741. if (port_status & (PDC_PH_ERR | PDC_SH_ERR | PDC_DH_ERR | PDC2_HTO_ERR
  742. | PDC_PCI_SYS_ERR | PDC1_PCI_PARITY_ERR))
  743. ac_err_mask |= AC_ERR_HOST_BUS;
  744. if (sata_scr_valid(&ap->link)) {
  745. u32 serror;
  746. pdc_sata_scr_read(&ap->link, SCR_ERROR, &serror);
  747. ehi->serror |= serror;
  748. }
  749. qc->err_mask |= ac_err_mask;
  750. pdc_reset_port(ap);
  751. ata_port_abort(ap);
  752. }
  753. static unsigned int pdc_host_intr(struct ata_port *ap,
  754. struct ata_queued_cmd *qc)
  755. {
  756. unsigned int handled = 0;
  757. void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
  758. u32 port_status, err_mask;
  759. err_mask = PDC_ERR_MASK;
  760. if (ap->flags & PDC_FLAG_GEN_II)
  761. err_mask &= ~PDC1_ERR_MASK;
  762. else
  763. err_mask &= ~PDC2_ERR_MASK;
  764. port_status = readl(ata_mmio + PDC_GLOBAL_CTL);
  765. if (unlikely(port_status & err_mask)) {
  766. pdc_error_intr(ap, qc, port_status, err_mask);
  767. return 1;
  768. }
  769. switch (qc->tf.protocol) {
  770. case ATA_PROT_DMA:
  771. case ATA_PROT_NODATA:
  772. case ATAPI_PROT_DMA:
  773. case ATAPI_PROT_NODATA:
  774. qc->err_mask |= ac_err_mask(ata_wait_idle(ap));
  775. ata_qc_complete(qc);
  776. handled = 1;
  777. break;
  778. default:
  779. ap->stats.idle_irq++;
  780. break;
  781. }
  782. return handled;
  783. }
  784. static void pdc_irq_clear(struct ata_port *ap)
  785. {
  786. void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
  787. readl(ata_mmio + PDC_COMMAND);
  788. }
  789. static irqreturn_t pdc_interrupt(int irq, void *dev_instance)
  790. {
  791. struct ata_host *host = dev_instance;
  792. struct ata_port *ap;
  793. u32 mask = 0;
  794. unsigned int i, tmp;
  795. unsigned int handled = 0;
  796. void __iomem *host_mmio;
  797. unsigned int hotplug_offset, ata_no;
  798. u32 hotplug_status;
  799. int is_sataii_tx4;
  800. VPRINTK("ENTER\n");
  801. if (!host || !host->iomap[PDC_MMIO_BAR]) {
  802. VPRINTK("QUICK EXIT\n");
  803. return IRQ_NONE;
  804. }
  805. host_mmio = host->iomap[PDC_MMIO_BAR];
  806. spin_lock(&host->lock);
  807. /* read and clear hotplug flags for all ports */
  808. if (host->ports[0]->flags & PDC_FLAG_GEN_II) {
  809. hotplug_offset = PDC2_SATA_PLUG_CSR;
  810. hotplug_status = readl(host_mmio + hotplug_offset);
  811. if (hotplug_status & 0xff)
  812. writel(hotplug_status | 0xff, host_mmio + hotplug_offset);
  813. hotplug_status &= 0xff; /* clear uninteresting bits */
  814. } else
  815. hotplug_status = 0;
  816. /* reading should also clear interrupts */
  817. mask = readl(host_mmio + PDC_INT_SEQMASK);
  818. if (mask == 0xffffffff && hotplug_status == 0) {
  819. VPRINTK("QUICK EXIT 2\n");
  820. goto done_irq;
  821. }
  822. mask &= 0xffff; /* only 16 SEQIDs possible */
  823. if (mask == 0 && hotplug_status == 0) {
  824. VPRINTK("QUICK EXIT 3\n");
  825. goto done_irq;
  826. }
  827. writel(mask, host_mmio + PDC_INT_SEQMASK);
  828. is_sataii_tx4 = pdc_is_sataii_tx4(host->ports[0]->flags);
  829. for (i = 0; i < host->n_ports; i++) {
  830. VPRINTK("port %u\n", i);
  831. ap = host->ports[i];
  832. /* check for a plug or unplug event */
  833. ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4);
  834. tmp = hotplug_status & (0x11 << ata_no);
  835. if (tmp) {
  836. struct ata_eh_info *ehi = &ap->link.eh_info;
  837. ata_ehi_clear_desc(ehi);
  838. ata_ehi_hotplugged(ehi);
  839. ata_ehi_push_desc(ehi, "hotplug_status %#x", tmp);
  840. ata_port_freeze(ap);
  841. ++handled;
  842. continue;
  843. }
  844. /* check for a packet interrupt */
  845. tmp = mask & (1 << (i + 1));
  846. if (tmp) {
  847. struct ata_queued_cmd *qc;
  848. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  849. if (qc && (!(qc->tf.flags & ATA_TFLAG_POLLING)))
  850. handled += pdc_host_intr(ap, qc);
  851. }
  852. }
  853. VPRINTK("EXIT\n");
  854. done_irq:
  855. spin_unlock(&host->lock);
  856. return IRQ_RETVAL(handled);
  857. }
  858. static void pdc_packet_start(struct ata_queued_cmd *qc)
  859. {
  860. struct ata_port *ap = qc->ap;
  861. struct pdc_port_priv *pp = ap->private_data;
  862. void __iomem *host_mmio = ap->host->iomap[PDC_MMIO_BAR];
  863. void __iomem *ata_mmio = ap->ioaddr.cmd_addr;
  864. unsigned int port_no = ap->port_no;
  865. u8 seq = (u8) (port_no + 1);
  866. VPRINTK("ENTER, ap %p\n", ap);
  867. writel(0x00000001, host_mmio + (seq * 4));
  868. readl(host_mmio + (seq * 4)); /* flush */
  869. pp->pkt[2] = seq;
  870. wmb(); /* flush PRD, pkt writes */
  871. writel(pp->pkt_dma, ata_mmio + PDC_PKT_SUBMIT);
  872. readl(ata_mmio + PDC_PKT_SUBMIT); /* flush */
  873. }
  874. static unsigned int pdc_qc_issue(struct ata_queued_cmd *qc)
  875. {
  876. switch (qc->tf.protocol) {
  877. case ATAPI_PROT_NODATA:
  878. if (qc->dev->flags & ATA_DFLAG_CDB_INTR)
  879. break;
  880. /*FALLTHROUGH*/
  881. case ATA_PROT_NODATA:
  882. if (qc->tf.flags & ATA_TFLAG_POLLING)
  883. break;
  884. /*FALLTHROUGH*/
  885. case ATAPI_PROT_DMA:
  886. case ATA_PROT_DMA:
  887. pdc_packet_start(qc);
  888. return 0;
  889. default:
  890. break;
  891. }
  892. return ata_sff_qc_issue(qc);
  893. }
  894. static void pdc_tf_load_mmio(struct ata_port *ap, const struct ata_taskfile *tf)
  895. {
  896. WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA);
  897. ata_sff_tf_load(ap, tf);
  898. }
  899. static void pdc_exec_command_mmio(struct ata_port *ap,
  900. const struct ata_taskfile *tf)
  901. {
  902. WARN_ON(tf->protocol == ATA_PROT_DMA || tf->protocol == ATAPI_PROT_DMA);
  903. ata_sff_exec_command(ap, tf);
  904. }
  905. static int pdc_check_atapi_dma(struct ata_queued_cmd *qc)
  906. {
  907. u8 *scsicmd = qc->scsicmd->cmnd;
  908. int pio = 1; /* atapi dma off by default */
  909. /* Whitelist commands that may use DMA. */
  910. switch (scsicmd[0]) {
  911. case WRITE_12:
  912. case WRITE_10:
  913. case WRITE_6:
  914. case READ_12:
  915. case READ_10:
  916. case READ_6:
  917. case 0xad: /* READ_DVD_STRUCTURE */
  918. case 0xbe: /* READ_CD */
  919. pio = 0;
  920. }
  921. /* -45150 (FFFF4FA2) to -1 (FFFFFFFF) shall use PIO mode */
  922. if (scsicmd[0] == WRITE_10) {
  923. unsigned int lba =
  924. (scsicmd[2] << 24) |
  925. (scsicmd[3] << 16) |
  926. (scsicmd[4] << 8) |
  927. scsicmd[5];
  928. if (lba >= 0xFFFF4FA2)
  929. pio = 1;
  930. }
  931. return pio;
  932. }
  933. static int pdc_old_sata_check_atapi_dma(struct ata_queued_cmd *qc)
  934. {
  935. /* First generation chips cannot use ATAPI DMA on SATA ports */
  936. return 1;
  937. }
  938. static void pdc_ata_setup_port(struct ata_port *ap,
  939. void __iomem *base, void __iomem *scr_addr)
  940. {
  941. ap->ioaddr.cmd_addr = base;
  942. ap->ioaddr.data_addr = base;
  943. ap->ioaddr.feature_addr =
  944. ap->ioaddr.error_addr = base + 0x4;
  945. ap->ioaddr.nsect_addr = base + 0x8;
  946. ap->ioaddr.lbal_addr = base + 0xc;
  947. ap->ioaddr.lbam_addr = base + 0x10;
  948. ap->ioaddr.lbah_addr = base + 0x14;
  949. ap->ioaddr.device_addr = base + 0x18;
  950. ap->ioaddr.command_addr =
  951. ap->ioaddr.status_addr = base + 0x1c;
  952. ap->ioaddr.altstatus_addr =
  953. ap->ioaddr.ctl_addr = base + 0x38;
  954. ap->ioaddr.scr_addr = scr_addr;
  955. }
  956. static void pdc_host_init(struct ata_host *host)
  957. {
  958. void __iomem *host_mmio = host->iomap[PDC_MMIO_BAR];
  959. int is_gen2 = host->ports[0]->flags & PDC_FLAG_GEN_II;
  960. int hotplug_offset;
  961. u32 tmp;
  962. if (is_gen2)
  963. hotplug_offset = PDC2_SATA_PLUG_CSR;
  964. else
  965. hotplug_offset = PDC_SATA_PLUG_CSR;
  966. /*
  967. * Except for the hotplug stuff, this is voodoo from the
  968. * Promise driver. Label this entire section
  969. * "TODO: figure out why we do this"
  970. */
  971. /* enable BMR_BURST, maybe change FIFO_SHD to 8 dwords */
  972. tmp = readl(host_mmio + PDC_FLASH_CTL);
  973. tmp |= 0x02000; /* bit 13 (enable bmr burst) */
  974. if (!is_gen2)
  975. tmp |= 0x10000; /* bit 16 (fifo threshold at 8 dw) */
  976. writel(tmp, host_mmio + PDC_FLASH_CTL);
  977. /* clear plug/unplug flags for all ports */
  978. tmp = readl(host_mmio + hotplug_offset);
  979. writel(tmp | 0xff, host_mmio + hotplug_offset);
  980. tmp = readl(host_mmio + hotplug_offset);
  981. if (is_gen2) /* unmask plug/unplug ints */
  982. writel(tmp & ~0xff0000, host_mmio + hotplug_offset);
  983. else /* mask plug/unplug ints */
  984. writel(tmp | 0xff0000, host_mmio + hotplug_offset);
  985. /* don't initialise TBG or SLEW on 2nd generation chips */
  986. if (is_gen2)
  987. return;
  988. /* reduce TBG clock to 133 Mhz. */
  989. tmp = readl(host_mmio + PDC_TBG_MODE);
  990. tmp &= ~0x30000; /* clear bit 17, 16*/
  991. tmp |= 0x10000; /* set bit 17:16 = 0:1 */
  992. writel(tmp, host_mmio + PDC_TBG_MODE);
  993. readl(host_mmio + PDC_TBG_MODE); /* flush */
  994. msleep(10);
  995. /* adjust slew rate control register. */
  996. tmp = readl(host_mmio + PDC_SLEW_CTL);
  997. tmp &= 0xFFFFF03F; /* clear bit 11 ~ 6 */
  998. tmp |= 0x00000900; /* set bit 11-9 = 100b , bit 8-6 = 100 */
  999. writel(tmp, host_mmio + PDC_SLEW_CTL);
  1000. }
  1001. static int pdc_ata_init_one(struct pci_dev *pdev,
  1002. const struct pci_device_id *ent)
  1003. {
  1004. const struct ata_port_info *pi = &pdc_port_info[ent->driver_data];
  1005. const struct ata_port_info *ppi[PDC_MAX_PORTS];
  1006. struct ata_host *host;
  1007. struct pdc_host_priv *hpriv;
  1008. void __iomem *host_mmio;
  1009. int n_ports, i, rc;
  1010. int is_sataii_tx4;
  1011. ata_print_version_once(&pdev->dev, DRV_VERSION);
  1012. /* enable and acquire resources */
  1013. rc = pcim_enable_device(pdev);
  1014. if (rc)
  1015. return rc;
  1016. rc = pcim_iomap_regions(pdev, 1 << PDC_MMIO_BAR, DRV_NAME);
  1017. if (rc == -EBUSY)
  1018. pcim_pin_device(pdev);
  1019. if (rc)
  1020. return rc;
  1021. host_mmio = pcim_iomap_table(pdev)[PDC_MMIO_BAR];
  1022. /* determine port configuration and setup host */
  1023. n_ports = 2;
  1024. if (pi->flags & PDC_FLAG_4_PORTS)
  1025. n_ports = 4;
  1026. for (i = 0; i < n_ports; i++)
  1027. ppi[i] = pi;
  1028. if (pi->flags & PDC_FLAG_SATA_PATA) {
  1029. u8 tmp = readb(host_mmio + PDC_FLASH_CTL + 1);
  1030. if (!(tmp & 0x80))
  1031. ppi[n_ports++] = pi + 1;
  1032. }
  1033. host = ata_host_alloc_pinfo(&pdev->dev, ppi, n_ports);
  1034. if (!host) {
  1035. dev_err(&pdev->dev, "failed to allocate host\n");
  1036. return -ENOMEM;
  1037. }
  1038. hpriv = devm_kzalloc(&pdev->dev, sizeof *hpriv, GFP_KERNEL);
  1039. if (!hpriv)
  1040. return -ENOMEM;
  1041. spin_lock_init(&hpriv->hard_reset_lock);
  1042. host->private_data = hpriv;
  1043. host->iomap = pcim_iomap_table(pdev);
  1044. is_sataii_tx4 = pdc_is_sataii_tx4(pi->flags);
  1045. for (i = 0; i < host->n_ports; i++) {
  1046. struct ata_port *ap = host->ports[i];
  1047. unsigned int ata_no = pdc_port_no_to_ata_no(i, is_sataii_tx4);
  1048. unsigned int ata_offset = 0x200 + ata_no * 0x80;
  1049. unsigned int scr_offset = 0x400 + ata_no * 0x100;
  1050. pdc_ata_setup_port(ap, host_mmio + ata_offset, host_mmio + scr_offset);
  1051. ata_port_pbar_desc(ap, PDC_MMIO_BAR, -1, "mmio");
  1052. ata_port_pbar_desc(ap, PDC_MMIO_BAR, ata_offset, "ata");
  1053. }
  1054. /* initialize adapter */
  1055. pdc_host_init(host);
  1056. rc = dma_set_mask(&pdev->dev, ATA_DMA_MASK);
  1057. if (rc)
  1058. return rc;
  1059. rc = dma_set_coherent_mask(&pdev->dev, ATA_DMA_MASK);
  1060. if (rc)
  1061. return rc;
  1062. /* start host, request IRQ and attach */
  1063. pci_set_master(pdev);
  1064. return ata_host_activate(host, pdev->irq, pdc_interrupt, IRQF_SHARED,
  1065. &pdc_ata_sht);
  1066. }
  1067. module_pci_driver(pdc_ata_pci_driver);
  1068. MODULE_AUTHOR("Jeff Garzik");
  1069. MODULE_DESCRIPTION("Promise ATA TX2/TX4/TX4000 low-level driver");
  1070. MODULE_LICENSE("GPL");
  1071. MODULE_DEVICE_TABLE(pci, pdc_ata_pci_tbl);
  1072. MODULE_VERSION(DRV_VERSION);