gxbb.c 65 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2016 AmLogic, Inc.
  4. * Michael Turquette <mturquette@baylibre.com>
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/clk-provider.h>
  8. #include <linux/init.h>
  9. #include <linux/of_device.h>
  10. #include <linux/mfd/syscon.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/regmap.h>
  13. #include "clkc.h"
  14. #include "gxbb.h"
  15. #include "clk-regmap.h"
  16. static DEFINE_SPINLOCK(meson_clk_lock);
  17. static const struct pll_rate_table gxbb_gp0_pll_rate_table[] = {
  18. PLL_RATE(96000000, 32, 1, 3),
  19. PLL_RATE(99000000, 33, 1, 3),
  20. PLL_RATE(102000000, 34, 1, 3),
  21. PLL_RATE(105000000, 35, 1, 3),
  22. PLL_RATE(108000000, 36, 1, 3),
  23. PLL_RATE(111000000, 37, 1, 3),
  24. PLL_RATE(114000000, 38, 1, 3),
  25. PLL_RATE(117000000, 39, 1, 3),
  26. PLL_RATE(120000000, 40, 1, 3),
  27. PLL_RATE(123000000, 41, 1, 3),
  28. PLL_RATE(126000000, 42, 1, 3),
  29. PLL_RATE(129000000, 43, 1, 3),
  30. PLL_RATE(132000000, 44, 1, 3),
  31. PLL_RATE(135000000, 45, 1, 3),
  32. PLL_RATE(138000000, 46, 1, 3),
  33. PLL_RATE(141000000, 47, 1, 3),
  34. PLL_RATE(144000000, 48, 1, 3),
  35. PLL_RATE(147000000, 49, 1, 3),
  36. PLL_RATE(150000000, 50, 1, 3),
  37. PLL_RATE(153000000, 51, 1, 3),
  38. PLL_RATE(156000000, 52, 1, 3),
  39. PLL_RATE(159000000, 53, 1, 3),
  40. PLL_RATE(162000000, 54, 1, 3),
  41. PLL_RATE(165000000, 55, 1, 3),
  42. PLL_RATE(168000000, 56, 1, 3),
  43. PLL_RATE(171000000, 57, 1, 3),
  44. PLL_RATE(174000000, 58, 1, 3),
  45. PLL_RATE(177000000, 59, 1, 3),
  46. PLL_RATE(180000000, 60, 1, 3),
  47. PLL_RATE(183000000, 61, 1, 3),
  48. PLL_RATE(186000000, 62, 1, 3),
  49. PLL_RATE(192000000, 32, 1, 2),
  50. PLL_RATE(198000000, 33, 1, 2),
  51. PLL_RATE(204000000, 34, 1, 2),
  52. PLL_RATE(210000000, 35, 1, 2),
  53. PLL_RATE(216000000, 36, 1, 2),
  54. PLL_RATE(222000000, 37, 1, 2),
  55. PLL_RATE(228000000, 38, 1, 2),
  56. PLL_RATE(234000000, 39, 1, 2),
  57. PLL_RATE(240000000, 40, 1, 2),
  58. PLL_RATE(246000000, 41, 1, 2),
  59. PLL_RATE(252000000, 42, 1, 2),
  60. PLL_RATE(258000000, 43, 1, 2),
  61. PLL_RATE(264000000, 44, 1, 2),
  62. PLL_RATE(270000000, 45, 1, 2),
  63. PLL_RATE(276000000, 46, 1, 2),
  64. PLL_RATE(282000000, 47, 1, 2),
  65. PLL_RATE(288000000, 48, 1, 2),
  66. PLL_RATE(294000000, 49, 1, 2),
  67. PLL_RATE(300000000, 50, 1, 2),
  68. PLL_RATE(306000000, 51, 1, 2),
  69. PLL_RATE(312000000, 52, 1, 2),
  70. PLL_RATE(318000000, 53, 1, 2),
  71. PLL_RATE(324000000, 54, 1, 2),
  72. PLL_RATE(330000000, 55, 1, 2),
  73. PLL_RATE(336000000, 56, 1, 2),
  74. PLL_RATE(342000000, 57, 1, 2),
  75. PLL_RATE(348000000, 58, 1, 2),
  76. PLL_RATE(354000000, 59, 1, 2),
  77. PLL_RATE(360000000, 60, 1, 2),
  78. PLL_RATE(366000000, 61, 1, 2),
  79. PLL_RATE(372000000, 62, 1, 2),
  80. PLL_RATE(384000000, 32, 1, 1),
  81. PLL_RATE(396000000, 33, 1, 1),
  82. PLL_RATE(408000000, 34, 1, 1),
  83. PLL_RATE(420000000, 35, 1, 1),
  84. PLL_RATE(432000000, 36, 1, 1),
  85. PLL_RATE(444000000, 37, 1, 1),
  86. PLL_RATE(456000000, 38, 1, 1),
  87. PLL_RATE(468000000, 39, 1, 1),
  88. PLL_RATE(480000000, 40, 1, 1),
  89. PLL_RATE(492000000, 41, 1, 1),
  90. PLL_RATE(504000000, 42, 1, 1),
  91. PLL_RATE(516000000, 43, 1, 1),
  92. PLL_RATE(528000000, 44, 1, 1),
  93. PLL_RATE(540000000, 45, 1, 1),
  94. PLL_RATE(552000000, 46, 1, 1),
  95. PLL_RATE(564000000, 47, 1, 1),
  96. PLL_RATE(576000000, 48, 1, 1),
  97. PLL_RATE(588000000, 49, 1, 1),
  98. PLL_RATE(600000000, 50, 1, 1),
  99. PLL_RATE(612000000, 51, 1, 1),
  100. PLL_RATE(624000000, 52, 1, 1),
  101. PLL_RATE(636000000, 53, 1, 1),
  102. PLL_RATE(648000000, 54, 1, 1),
  103. PLL_RATE(660000000, 55, 1, 1),
  104. PLL_RATE(672000000, 56, 1, 1),
  105. PLL_RATE(684000000, 57, 1, 1),
  106. PLL_RATE(696000000, 58, 1, 1),
  107. PLL_RATE(708000000, 59, 1, 1),
  108. PLL_RATE(720000000, 60, 1, 1),
  109. PLL_RATE(732000000, 61, 1, 1),
  110. PLL_RATE(744000000, 62, 1, 1),
  111. PLL_RATE(768000000, 32, 1, 0),
  112. PLL_RATE(792000000, 33, 1, 0),
  113. PLL_RATE(816000000, 34, 1, 0),
  114. PLL_RATE(840000000, 35, 1, 0),
  115. PLL_RATE(864000000, 36, 1, 0),
  116. PLL_RATE(888000000, 37, 1, 0),
  117. PLL_RATE(912000000, 38, 1, 0),
  118. PLL_RATE(936000000, 39, 1, 0),
  119. PLL_RATE(960000000, 40, 1, 0),
  120. PLL_RATE(984000000, 41, 1, 0),
  121. PLL_RATE(1008000000, 42, 1, 0),
  122. PLL_RATE(1032000000, 43, 1, 0),
  123. PLL_RATE(1056000000, 44, 1, 0),
  124. PLL_RATE(1080000000, 45, 1, 0),
  125. PLL_RATE(1104000000, 46, 1, 0),
  126. PLL_RATE(1128000000, 47, 1, 0),
  127. PLL_RATE(1152000000, 48, 1, 0),
  128. PLL_RATE(1176000000, 49, 1, 0),
  129. PLL_RATE(1200000000, 50, 1, 0),
  130. PLL_RATE(1224000000, 51, 1, 0),
  131. PLL_RATE(1248000000, 52, 1, 0),
  132. PLL_RATE(1272000000, 53, 1, 0),
  133. PLL_RATE(1296000000, 54, 1, 0),
  134. PLL_RATE(1320000000, 55, 1, 0),
  135. PLL_RATE(1344000000, 56, 1, 0),
  136. PLL_RATE(1368000000, 57, 1, 0),
  137. PLL_RATE(1392000000, 58, 1, 0),
  138. PLL_RATE(1416000000, 59, 1, 0),
  139. PLL_RATE(1440000000, 60, 1, 0),
  140. PLL_RATE(1464000000, 61, 1, 0),
  141. PLL_RATE(1488000000, 62, 1, 0),
  142. { /* sentinel */ },
  143. };
  144. static const struct pll_rate_table gxl_gp0_pll_rate_table[] = {
  145. PLL_RATE(504000000, 42, 1, 1),
  146. PLL_RATE(516000000, 43, 1, 1),
  147. PLL_RATE(528000000, 44, 1, 1),
  148. PLL_RATE(540000000, 45, 1, 1),
  149. PLL_RATE(552000000, 46, 1, 1),
  150. PLL_RATE(564000000, 47, 1, 1),
  151. PLL_RATE(576000000, 48, 1, 1),
  152. PLL_RATE(588000000, 49, 1, 1),
  153. PLL_RATE(600000000, 50, 1, 1),
  154. PLL_RATE(612000000, 51, 1, 1),
  155. PLL_RATE(624000000, 52, 1, 1),
  156. PLL_RATE(636000000, 53, 1, 1),
  157. PLL_RATE(648000000, 54, 1, 1),
  158. PLL_RATE(660000000, 55, 1, 1),
  159. PLL_RATE(672000000, 56, 1, 1),
  160. PLL_RATE(684000000, 57, 1, 1),
  161. PLL_RATE(696000000, 58, 1, 1),
  162. PLL_RATE(708000000, 59, 1, 1),
  163. PLL_RATE(720000000, 60, 1, 1),
  164. PLL_RATE(732000000, 61, 1, 1),
  165. PLL_RATE(744000000, 62, 1, 1),
  166. PLL_RATE(756000000, 63, 1, 1),
  167. PLL_RATE(768000000, 64, 1, 1),
  168. PLL_RATE(780000000, 65, 1, 1),
  169. PLL_RATE(792000000, 66, 1, 1),
  170. { /* sentinel */ },
  171. };
  172. static struct clk_regmap gxbb_fixed_pll = {
  173. .data = &(struct meson_clk_pll_data){
  174. .m = {
  175. .reg_off = HHI_MPLL_CNTL,
  176. .shift = 0,
  177. .width = 9,
  178. },
  179. .n = {
  180. .reg_off = HHI_MPLL_CNTL,
  181. .shift = 9,
  182. .width = 5,
  183. },
  184. .od = {
  185. .reg_off = HHI_MPLL_CNTL,
  186. .shift = 16,
  187. .width = 2,
  188. },
  189. .frac = {
  190. .reg_off = HHI_MPLL_CNTL2,
  191. .shift = 0,
  192. .width = 12,
  193. },
  194. .l = {
  195. .reg_off = HHI_MPLL_CNTL,
  196. .shift = 31,
  197. .width = 1,
  198. },
  199. .rst = {
  200. .reg_off = HHI_MPLL_CNTL,
  201. .shift = 29,
  202. .width = 1,
  203. },
  204. },
  205. .hw.init = &(struct clk_init_data){
  206. .name = "fixed_pll",
  207. .ops = &meson_clk_pll_ro_ops,
  208. .parent_names = (const char *[]){ "xtal" },
  209. .num_parents = 1,
  210. },
  211. };
  212. static struct clk_fixed_factor gxbb_hdmi_pll_pre_mult = {
  213. .mult = 2,
  214. .div = 1,
  215. .hw.init = &(struct clk_init_data){
  216. .name = "hdmi_pll_pre_mult",
  217. .ops = &clk_fixed_factor_ops,
  218. .parent_names = (const char *[]){ "xtal" },
  219. .num_parents = 1,
  220. },
  221. };
  222. static struct clk_regmap gxbb_hdmi_pll = {
  223. .data = &(struct meson_clk_pll_data){
  224. .m = {
  225. .reg_off = HHI_HDMI_PLL_CNTL,
  226. .shift = 0,
  227. .width = 9,
  228. },
  229. .n = {
  230. .reg_off = HHI_HDMI_PLL_CNTL,
  231. .shift = 9,
  232. .width = 5,
  233. },
  234. .frac = {
  235. .reg_off = HHI_HDMI_PLL_CNTL2,
  236. .shift = 0,
  237. .width = 12,
  238. },
  239. .od = {
  240. .reg_off = HHI_HDMI_PLL_CNTL2,
  241. .shift = 16,
  242. .width = 2,
  243. },
  244. .od2 = {
  245. .reg_off = HHI_HDMI_PLL_CNTL2,
  246. .shift = 22,
  247. .width = 2,
  248. },
  249. .od3 = {
  250. .reg_off = HHI_HDMI_PLL_CNTL2,
  251. .shift = 18,
  252. .width = 2,
  253. },
  254. .l = {
  255. .reg_off = HHI_HDMI_PLL_CNTL,
  256. .shift = 31,
  257. .width = 1,
  258. },
  259. .rst = {
  260. .reg_off = HHI_HDMI_PLL_CNTL,
  261. .shift = 28,
  262. .width = 1,
  263. },
  264. },
  265. .hw.init = &(struct clk_init_data){
  266. .name = "hdmi_pll",
  267. .ops = &meson_clk_pll_ro_ops,
  268. .parent_names = (const char *[]){ "hdmi_pll_pre_mult" },
  269. .num_parents = 1,
  270. /*
  271. * Display directly handle hdmi pll registers ATM, we need
  272. * NOCACHE to keep our view of the clock as accurate as possible
  273. */
  274. .flags = CLK_GET_RATE_NOCACHE,
  275. },
  276. };
  277. static struct clk_regmap gxl_hdmi_pll = {
  278. .data = &(struct meson_clk_pll_data){
  279. .m = {
  280. .reg_off = HHI_HDMI_PLL_CNTL,
  281. .shift = 0,
  282. .width = 9,
  283. },
  284. .n = {
  285. .reg_off = HHI_HDMI_PLL_CNTL,
  286. .shift = 9,
  287. .width = 5,
  288. },
  289. /*
  290. * On gxl, there is a register shift due to
  291. * HHI_HDMI_PLL_CNTL1 which does not exist on gxbb,
  292. * so we use the HHI_HDMI_PLL_CNTL2 define from GXBB
  293. * instead which is defined at the same offset.
  294. */
  295. .frac = {
  296. /*
  297. * On gxl, there is a register shift due to
  298. * HHI_HDMI_PLL_CNTL1 which does not exist on gxbb,
  299. * so we compute the register offset based on the PLL
  300. * base to get it right
  301. */
  302. .reg_off = HHI_HDMI_PLL_CNTL + 4,
  303. .shift = 0,
  304. .width = 10,
  305. },
  306. .od = {
  307. .reg_off = HHI_HDMI_PLL_CNTL + 8,
  308. .shift = 21,
  309. .width = 2,
  310. },
  311. .od2 = {
  312. .reg_off = HHI_HDMI_PLL_CNTL + 8,
  313. .shift = 23,
  314. .width = 2,
  315. },
  316. .od3 = {
  317. .reg_off = HHI_HDMI_PLL_CNTL + 8,
  318. .shift = 19,
  319. .width = 2,
  320. },
  321. .l = {
  322. .reg_off = HHI_HDMI_PLL_CNTL,
  323. .shift = 31,
  324. .width = 1,
  325. },
  326. .rst = {
  327. .reg_off = HHI_HDMI_PLL_CNTL,
  328. .shift = 29,
  329. .width = 1,
  330. },
  331. },
  332. .hw.init = &(struct clk_init_data){
  333. .name = "hdmi_pll",
  334. .ops = &meson_clk_pll_ro_ops,
  335. .parent_names = (const char *[]){ "xtal" },
  336. .num_parents = 1,
  337. /*
  338. * Display directly handle hdmi pll registers ATM, we need
  339. * NOCACHE to keep our view of the clock as accurate as possible
  340. */
  341. .flags = CLK_GET_RATE_NOCACHE,
  342. },
  343. };
  344. static struct clk_regmap gxbb_sys_pll = {
  345. .data = &(struct meson_clk_pll_data){
  346. .m = {
  347. .reg_off = HHI_SYS_PLL_CNTL,
  348. .shift = 0,
  349. .width = 9,
  350. },
  351. .n = {
  352. .reg_off = HHI_SYS_PLL_CNTL,
  353. .shift = 9,
  354. .width = 5,
  355. },
  356. .od = {
  357. .reg_off = HHI_SYS_PLL_CNTL,
  358. .shift = 10,
  359. .width = 2,
  360. },
  361. .l = {
  362. .reg_off = HHI_SYS_PLL_CNTL,
  363. .shift = 31,
  364. .width = 1,
  365. },
  366. .rst = {
  367. .reg_off = HHI_SYS_PLL_CNTL,
  368. .shift = 29,
  369. .width = 1,
  370. },
  371. },
  372. .hw.init = &(struct clk_init_data){
  373. .name = "sys_pll",
  374. .ops = &meson_clk_pll_ro_ops,
  375. .parent_names = (const char *[]){ "xtal" },
  376. .num_parents = 1,
  377. },
  378. };
  379. static const struct reg_sequence gxbb_gp0_init_regs[] = {
  380. { .reg = HHI_GP0_PLL_CNTL2, .def = 0x69c80000 },
  381. { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a5590c4 },
  382. { .reg = HHI_GP0_PLL_CNTL4, .def = 0x0000500d },
  383. { .reg = HHI_GP0_PLL_CNTL, .def = 0x4a000228 },
  384. };
  385. static struct clk_regmap gxbb_gp0_pll = {
  386. .data = &(struct meson_clk_pll_data){
  387. .m = {
  388. .reg_off = HHI_GP0_PLL_CNTL,
  389. .shift = 0,
  390. .width = 9,
  391. },
  392. .n = {
  393. .reg_off = HHI_GP0_PLL_CNTL,
  394. .shift = 9,
  395. .width = 5,
  396. },
  397. .od = {
  398. .reg_off = HHI_GP0_PLL_CNTL,
  399. .shift = 16,
  400. .width = 2,
  401. },
  402. .l = {
  403. .reg_off = HHI_GP0_PLL_CNTL,
  404. .shift = 31,
  405. .width = 1,
  406. },
  407. .rst = {
  408. .reg_off = HHI_GP0_PLL_CNTL,
  409. .shift = 29,
  410. .width = 1,
  411. },
  412. .table = gxbb_gp0_pll_rate_table,
  413. .init_regs = gxbb_gp0_init_regs,
  414. .init_count = ARRAY_SIZE(gxbb_gp0_init_regs),
  415. },
  416. .hw.init = &(struct clk_init_data){
  417. .name = "gp0_pll",
  418. .ops = &meson_clk_pll_ops,
  419. .parent_names = (const char *[]){ "xtal" },
  420. .num_parents = 1,
  421. },
  422. };
  423. static const struct reg_sequence gxl_gp0_init_regs[] = {
  424. { .reg = HHI_GP0_PLL_CNTL1, .def = 0xc084b000 },
  425. { .reg = HHI_GP0_PLL_CNTL2, .def = 0xb75020be },
  426. { .reg = HHI_GP0_PLL_CNTL3, .def = 0x0a59a288 },
  427. { .reg = HHI_GP0_PLL_CNTL4, .def = 0xc000004d },
  428. { .reg = HHI_GP0_PLL_CNTL5, .def = 0x00078000 },
  429. { .reg = HHI_GP0_PLL_CNTL, .def = 0x40010250 },
  430. };
  431. static struct clk_regmap gxl_gp0_pll = {
  432. .data = &(struct meson_clk_pll_data){
  433. .m = {
  434. .reg_off = HHI_GP0_PLL_CNTL,
  435. .shift = 0,
  436. .width = 9,
  437. },
  438. .n = {
  439. .reg_off = HHI_GP0_PLL_CNTL,
  440. .shift = 9,
  441. .width = 5,
  442. },
  443. .od = {
  444. .reg_off = HHI_GP0_PLL_CNTL,
  445. .shift = 16,
  446. .width = 2,
  447. },
  448. .frac = {
  449. .reg_off = HHI_GP0_PLL_CNTL1,
  450. .shift = 0,
  451. .width = 10,
  452. },
  453. .l = {
  454. .reg_off = HHI_GP0_PLL_CNTL,
  455. .shift = 31,
  456. .width = 1,
  457. },
  458. .rst = {
  459. .reg_off = HHI_GP0_PLL_CNTL,
  460. .shift = 29,
  461. .width = 1,
  462. },
  463. .table = gxl_gp0_pll_rate_table,
  464. .init_regs = gxl_gp0_init_regs,
  465. .init_count = ARRAY_SIZE(gxl_gp0_init_regs),
  466. },
  467. .hw.init = &(struct clk_init_data){
  468. .name = "gp0_pll",
  469. .ops = &meson_clk_pll_ops,
  470. .parent_names = (const char *[]){ "xtal" },
  471. .num_parents = 1,
  472. },
  473. };
  474. static struct clk_fixed_factor gxbb_fclk_div2_div = {
  475. .mult = 1,
  476. .div = 2,
  477. .hw.init = &(struct clk_init_data){
  478. .name = "fclk_div2_div",
  479. .ops = &clk_fixed_factor_ops,
  480. .parent_names = (const char *[]){ "fixed_pll" },
  481. .num_parents = 1,
  482. },
  483. };
  484. static struct clk_regmap gxbb_fclk_div2 = {
  485. .data = &(struct clk_regmap_gate_data){
  486. .offset = HHI_MPLL_CNTL6,
  487. .bit_idx = 27,
  488. },
  489. .hw.init = &(struct clk_init_data){
  490. .name = "fclk_div2",
  491. .ops = &clk_regmap_gate_ops,
  492. .parent_names = (const char *[]){ "fclk_div2_div" },
  493. .num_parents = 1,
  494. .flags = CLK_IS_CRITICAL,
  495. },
  496. };
  497. static struct clk_fixed_factor gxbb_fclk_div3_div = {
  498. .mult = 1,
  499. .div = 3,
  500. .hw.init = &(struct clk_init_data){
  501. .name = "fclk_div3_div",
  502. .ops = &clk_fixed_factor_ops,
  503. .parent_names = (const char *[]){ "fixed_pll" },
  504. .num_parents = 1,
  505. },
  506. };
  507. static struct clk_regmap gxbb_fclk_div3 = {
  508. .data = &(struct clk_regmap_gate_data){
  509. .offset = HHI_MPLL_CNTL6,
  510. .bit_idx = 28,
  511. },
  512. .hw.init = &(struct clk_init_data){
  513. .name = "fclk_div3",
  514. .ops = &clk_regmap_gate_ops,
  515. .parent_names = (const char *[]){ "fclk_div3_div" },
  516. .num_parents = 1,
  517. /*
  518. * FIXME:
  519. * This clock, as fdiv2, is used by the SCPI FW and is required
  520. * by the platform to operate correctly.
  521. * Until the following condition are met, we need this clock to
  522. * be marked as critical:
  523. * a) The SCPI generic driver claims and enable all the clocks
  524. * it needs
  525. * b) CCF has a clock hand-off mechanism to make the sure the
  526. * clock stays on until the proper driver comes along
  527. */
  528. .flags = CLK_IS_CRITICAL,
  529. },
  530. };
  531. static struct clk_fixed_factor gxbb_fclk_div4_div = {
  532. .mult = 1,
  533. .div = 4,
  534. .hw.init = &(struct clk_init_data){
  535. .name = "fclk_div4_div",
  536. .ops = &clk_fixed_factor_ops,
  537. .parent_names = (const char *[]){ "fixed_pll" },
  538. .num_parents = 1,
  539. },
  540. };
  541. static struct clk_regmap gxbb_fclk_div4 = {
  542. .data = &(struct clk_regmap_gate_data){
  543. .offset = HHI_MPLL_CNTL6,
  544. .bit_idx = 29,
  545. },
  546. .hw.init = &(struct clk_init_data){
  547. .name = "fclk_div4",
  548. .ops = &clk_regmap_gate_ops,
  549. .parent_names = (const char *[]){ "fclk_div4_div" },
  550. .num_parents = 1,
  551. },
  552. };
  553. static struct clk_fixed_factor gxbb_fclk_div5_div = {
  554. .mult = 1,
  555. .div = 5,
  556. .hw.init = &(struct clk_init_data){
  557. .name = "fclk_div5_div",
  558. .ops = &clk_fixed_factor_ops,
  559. .parent_names = (const char *[]){ "fixed_pll" },
  560. .num_parents = 1,
  561. },
  562. };
  563. static struct clk_regmap gxbb_fclk_div5 = {
  564. .data = &(struct clk_regmap_gate_data){
  565. .offset = HHI_MPLL_CNTL6,
  566. .bit_idx = 30,
  567. },
  568. .hw.init = &(struct clk_init_data){
  569. .name = "fclk_div5",
  570. .ops = &clk_regmap_gate_ops,
  571. .parent_names = (const char *[]){ "fclk_div5_div" },
  572. .num_parents = 1,
  573. },
  574. };
  575. static struct clk_fixed_factor gxbb_fclk_div7_div = {
  576. .mult = 1,
  577. .div = 7,
  578. .hw.init = &(struct clk_init_data){
  579. .name = "fclk_div7_div",
  580. .ops = &clk_fixed_factor_ops,
  581. .parent_names = (const char *[]){ "fixed_pll" },
  582. .num_parents = 1,
  583. },
  584. };
  585. static struct clk_regmap gxbb_fclk_div7 = {
  586. .data = &(struct clk_regmap_gate_data){
  587. .offset = HHI_MPLL_CNTL6,
  588. .bit_idx = 31,
  589. },
  590. .hw.init = &(struct clk_init_data){
  591. .name = "fclk_div7",
  592. .ops = &clk_regmap_gate_ops,
  593. .parent_names = (const char *[]){ "fclk_div7_div" },
  594. .num_parents = 1,
  595. },
  596. };
  597. static struct clk_regmap gxbb_mpll_prediv = {
  598. .data = &(struct clk_regmap_div_data){
  599. .offset = HHI_MPLL_CNTL5,
  600. .shift = 12,
  601. .width = 1,
  602. },
  603. .hw.init = &(struct clk_init_data){
  604. .name = "mpll_prediv",
  605. .ops = &clk_regmap_divider_ro_ops,
  606. .parent_names = (const char *[]){ "fixed_pll" },
  607. .num_parents = 1,
  608. },
  609. };
  610. static struct clk_regmap gxbb_mpll0_div = {
  611. .data = &(struct meson_clk_mpll_data){
  612. .sdm = {
  613. .reg_off = HHI_MPLL_CNTL7,
  614. .shift = 0,
  615. .width = 14,
  616. },
  617. .sdm_en = {
  618. .reg_off = HHI_MPLL_CNTL7,
  619. .shift = 15,
  620. .width = 1,
  621. },
  622. .n2 = {
  623. .reg_off = HHI_MPLL_CNTL7,
  624. .shift = 16,
  625. .width = 9,
  626. },
  627. .lock = &meson_clk_lock,
  628. },
  629. .hw.init = &(struct clk_init_data){
  630. .name = "mpll0_div",
  631. .ops = &meson_clk_mpll_ops,
  632. .parent_names = (const char *[]){ "mpll_prediv" },
  633. .num_parents = 1,
  634. },
  635. };
  636. static struct clk_regmap gxbb_mpll0 = {
  637. .data = &(struct clk_regmap_gate_data){
  638. .offset = HHI_MPLL_CNTL7,
  639. .bit_idx = 14,
  640. },
  641. .hw.init = &(struct clk_init_data){
  642. .name = "mpll0",
  643. .ops = &clk_regmap_gate_ops,
  644. .parent_names = (const char *[]){ "mpll0_div" },
  645. .num_parents = 1,
  646. .flags = CLK_SET_RATE_PARENT,
  647. },
  648. };
  649. static struct clk_regmap gxbb_mpll1_div = {
  650. .data = &(struct meson_clk_mpll_data){
  651. .sdm = {
  652. .reg_off = HHI_MPLL_CNTL8,
  653. .shift = 0,
  654. .width = 14,
  655. },
  656. .sdm_en = {
  657. .reg_off = HHI_MPLL_CNTL8,
  658. .shift = 15,
  659. .width = 1,
  660. },
  661. .n2 = {
  662. .reg_off = HHI_MPLL_CNTL8,
  663. .shift = 16,
  664. .width = 9,
  665. },
  666. .lock = &meson_clk_lock,
  667. },
  668. .hw.init = &(struct clk_init_data){
  669. .name = "mpll1_div",
  670. .ops = &meson_clk_mpll_ops,
  671. .parent_names = (const char *[]){ "mpll_prediv" },
  672. .num_parents = 1,
  673. },
  674. };
  675. static struct clk_regmap gxbb_mpll1 = {
  676. .data = &(struct clk_regmap_gate_data){
  677. .offset = HHI_MPLL_CNTL8,
  678. .bit_idx = 14,
  679. },
  680. .hw.init = &(struct clk_init_data){
  681. .name = "mpll1",
  682. .ops = &clk_regmap_gate_ops,
  683. .parent_names = (const char *[]){ "mpll1_div" },
  684. .num_parents = 1,
  685. .flags = CLK_SET_RATE_PARENT,
  686. },
  687. };
  688. static struct clk_regmap gxbb_mpll2_div = {
  689. .data = &(struct meson_clk_mpll_data){
  690. .sdm = {
  691. .reg_off = HHI_MPLL_CNTL9,
  692. .shift = 0,
  693. .width = 14,
  694. },
  695. .sdm_en = {
  696. .reg_off = HHI_MPLL_CNTL9,
  697. .shift = 15,
  698. .width = 1,
  699. },
  700. .n2 = {
  701. .reg_off = HHI_MPLL_CNTL9,
  702. .shift = 16,
  703. .width = 9,
  704. },
  705. .lock = &meson_clk_lock,
  706. },
  707. .hw.init = &(struct clk_init_data){
  708. .name = "mpll2_div",
  709. .ops = &meson_clk_mpll_ops,
  710. .parent_names = (const char *[]){ "mpll_prediv" },
  711. .num_parents = 1,
  712. },
  713. };
  714. static struct clk_regmap gxbb_mpll2 = {
  715. .data = &(struct clk_regmap_gate_data){
  716. .offset = HHI_MPLL_CNTL9,
  717. .bit_idx = 14,
  718. },
  719. .hw.init = &(struct clk_init_data){
  720. .name = "mpll2",
  721. .ops = &clk_regmap_gate_ops,
  722. .parent_names = (const char *[]){ "mpll2_div" },
  723. .num_parents = 1,
  724. .flags = CLK_SET_RATE_PARENT,
  725. },
  726. };
  727. static u32 mux_table_clk81[] = { 0, 2, 3, 4, 5, 6, 7 };
  728. static const char * const clk81_parent_names[] = {
  729. "xtal", "fclk_div7", "mpll1", "mpll2", "fclk_div4",
  730. "fclk_div3", "fclk_div5"
  731. };
  732. static struct clk_regmap gxbb_mpeg_clk_sel = {
  733. .data = &(struct clk_regmap_mux_data){
  734. .offset = HHI_MPEG_CLK_CNTL,
  735. .mask = 0x7,
  736. .shift = 12,
  737. .table = mux_table_clk81,
  738. },
  739. .hw.init = &(struct clk_init_data){
  740. .name = "mpeg_clk_sel",
  741. .ops = &clk_regmap_mux_ro_ops,
  742. /*
  743. * bits 14:12 selects from 8 possible parents:
  744. * xtal, 1'b0 (wtf), fclk_div7, mpll_clkout1, mpll_clkout2,
  745. * fclk_div4, fclk_div3, fclk_div5
  746. */
  747. .parent_names = clk81_parent_names,
  748. .num_parents = ARRAY_SIZE(clk81_parent_names),
  749. },
  750. };
  751. static struct clk_regmap gxbb_mpeg_clk_div = {
  752. .data = &(struct clk_regmap_div_data){
  753. .offset = HHI_MPEG_CLK_CNTL,
  754. .shift = 0,
  755. .width = 7,
  756. },
  757. .hw.init = &(struct clk_init_data){
  758. .name = "mpeg_clk_div",
  759. .ops = &clk_regmap_divider_ro_ops,
  760. .parent_names = (const char *[]){ "mpeg_clk_sel" },
  761. .num_parents = 1,
  762. },
  763. };
  764. /* the mother of dragons gates */
  765. static struct clk_regmap gxbb_clk81 = {
  766. .data = &(struct clk_regmap_gate_data){
  767. .offset = HHI_MPEG_CLK_CNTL,
  768. .bit_idx = 7,
  769. },
  770. .hw.init = &(struct clk_init_data){
  771. .name = "clk81",
  772. .ops = &clk_regmap_gate_ops,
  773. .parent_names = (const char *[]){ "mpeg_clk_div" },
  774. .num_parents = 1,
  775. .flags = CLK_IS_CRITICAL,
  776. },
  777. };
  778. static struct clk_regmap gxbb_sar_adc_clk_sel = {
  779. .data = &(struct clk_regmap_mux_data){
  780. .offset = HHI_SAR_CLK_CNTL,
  781. .mask = 0x3,
  782. .shift = 9,
  783. },
  784. .hw.init = &(struct clk_init_data){
  785. .name = "sar_adc_clk_sel",
  786. .ops = &clk_regmap_mux_ops,
  787. /* NOTE: The datasheet doesn't list the parents for bit 10 */
  788. .parent_names = (const char *[]){ "xtal", "clk81", },
  789. .num_parents = 2,
  790. },
  791. };
  792. static struct clk_regmap gxbb_sar_adc_clk_div = {
  793. .data = &(struct clk_regmap_div_data){
  794. .offset = HHI_SAR_CLK_CNTL,
  795. .shift = 0,
  796. .width = 8,
  797. },
  798. .hw.init = &(struct clk_init_data){
  799. .name = "sar_adc_clk_div",
  800. .ops = &clk_regmap_divider_ops,
  801. .parent_names = (const char *[]){ "sar_adc_clk_sel" },
  802. .num_parents = 1,
  803. .flags = CLK_SET_RATE_PARENT,
  804. },
  805. };
  806. static struct clk_regmap gxbb_sar_adc_clk = {
  807. .data = &(struct clk_regmap_gate_data){
  808. .offset = HHI_SAR_CLK_CNTL,
  809. .bit_idx = 8,
  810. },
  811. .hw.init = &(struct clk_init_data){
  812. .name = "sar_adc_clk",
  813. .ops = &clk_regmap_gate_ops,
  814. .parent_names = (const char *[]){ "sar_adc_clk_div" },
  815. .num_parents = 1,
  816. .flags = CLK_SET_RATE_PARENT,
  817. },
  818. };
  819. /*
  820. * The MALI IP is clocked by two identical clocks (mali_0 and mali_1)
  821. * muxed by a glitch-free switch.
  822. */
  823. static const char * const gxbb_mali_0_1_parent_names[] = {
  824. "xtal", "gp0_pll", "mpll2", "mpll1", "fclk_div7",
  825. "fclk_div4", "fclk_div3", "fclk_div5"
  826. };
  827. static struct clk_regmap gxbb_mali_0_sel = {
  828. .data = &(struct clk_regmap_mux_data){
  829. .offset = HHI_MALI_CLK_CNTL,
  830. .mask = 0x7,
  831. .shift = 9,
  832. },
  833. .hw.init = &(struct clk_init_data){
  834. .name = "mali_0_sel",
  835. .ops = &clk_regmap_mux_ops,
  836. /*
  837. * bits 10:9 selects from 8 possible parents:
  838. * xtal, gp0_pll, mpll2, mpll1, fclk_div7,
  839. * fclk_div4, fclk_div3, fclk_div5
  840. */
  841. .parent_names = gxbb_mali_0_1_parent_names,
  842. .num_parents = 8,
  843. .flags = CLK_SET_RATE_NO_REPARENT,
  844. },
  845. };
  846. static struct clk_regmap gxbb_mali_0_div = {
  847. .data = &(struct clk_regmap_div_data){
  848. .offset = HHI_MALI_CLK_CNTL,
  849. .shift = 0,
  850. .width = 7,
  851. },
  852. .hw.init = &(struct clk_init_data){
  853. .name = "mali_0_div",
  854. .ops = &clk_regmap_divider_ops,
  855. .parent_names = (const char *[]){ "mali_0_sel" },
  856. .num_parents = 1,
  857. .flags = CLK_SET_RATE_NO_REPARENT,
  858. },
  859. };
  860. static struct clk_regmap gxbb_mali_0 = {
  861. .data = &(struct clk_regmap_gate_data){
  862. .offset = HHI_MALI_CLK_CNTL,
  863. .bit_idx = 8,
  864. },
  865. .hw.init = &(struct clk_init_data){
  866. .name = "mali_0",
  867. .ops = &clk_regmap_gate_ops,
  868. .parent_names = (const char *[]){ "mali_0_div" },
  869. .num_parents = 1,
  870. .flags = CLK_SET_RATE_PARENT,
  871. },
  872. };
  873. static struct clk_regmap gxbb_mali_1_sel = {
  874. .data = &(struct clk_regmap_mux_data){
  875. .offset = HHI_MALI_CLK_CNTL,
  876. .mask = 0x7,
  877. .shift = 25,
  878. },
  879. .hw.init = &(struct clk_init_data){
  880. .name = "mali_1_sel",
  881. .ops = &clk_regmap_mux_ops,
  882. /*
  883. * bits 10:9 selects from 8 possible parents:
  884. * xtal, gp0_pll, mpll2, mpll1, fclk_div7,
  885. * fclk_div4, fclk_div3, fclk_div5
  886. */
  887. .parent_names = gxbb_mali_0_1_parent_names,
  888. .num_parents = 8,
  889. .flags = CLK_SET_RATE_NO_REPARENT,
  890. },
  891. };
  892. static struct clk_regmap gxbb_mali_1_div = {
  893. .data = &(struct clk_regmap_div_data){
  894. .offset = HHI_MALI_CLK_CNTL,
  895. .shift = 16,
  896. .width = 7,
  897. },
  898. .hw.init = &(struct clk_init_data){
  899. .name = "mali_1_div",
  900. .ops = &clk_regmap_divider_ops,
  901. .parent_names = (const char *[]){ "mali_1_sel" },
  902. .num_parents = 1,
  903. .flags = CLK_SET_RATE_NO_REPARENT,
  904. },
  905. };
  906. static struct clk_regmap gxbb_mali_1 = {
  907. .data = &(struct clk_regmap_gate_data){
  908. .offset = HHI_MALI_CLK_CNTL,
  909. .bit_idx = 24,
  910. },
  911. .hw.init = &(struct clk_init_data){
  912. .name = "mali_1",
  913. .ops = &clk_regmap_gate_ops,
  914. .parent_names = (const char *[]){ "mali_1_div" },
  915. .num_parents = 1,
  916. .flags = CLK_SET_RATE_PARENT,
  917. },
  918. };
  919. static const char * const gxbb_mali_parent_names[] = {
  920. "mali_0", "mali_1"
  921. };
  922. static struct clk_regmap gxbb_mali = {
  923. .data = &(struct clk_regmap_mux_data){
  924. .offset = HHI_MALI_CLK_CNTL,
  925. .mask = 1,
  926. .shift = 31,
  927. },
  928. .hw.init = &(struct clk_init_data){
  929. .name = "mali",
  930. .ops = &clk_regmap_mux_ops,
  931. .parent_names = gxbb_mali_parent_names,
  932. .num_parents = 2,
  933. .flags = CLK_SET_RATE_NO_REPARENT,
  934. },
  935. };
  936. static struct clk_regmap gxbb_cts_amclk_sel = {
  937. .data = &(struct clk_regmap_mux_data){
  938. .offset = HHI_AUD_CLK_CNTL,
  939. .mask = 0x3,
  940. .shift = 9,
  941. .table = (u32[]){ 1, 2, 3 },
  942. .flags = CLK_MUX_ROUND_CLOSEST,
  943. },
  944. .hw.init = &(struct clk_init_data){
  945. .name = "cts_amclk_sel",
  946. .ops = &clk_regmap_mux_ops,
  947. .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
  948. .num_parents = 3,
  949. },
  950. };
  951. static struct clk_regmap gxbb_cts_amclk_div = {
  952. .data = &(struct clk_regmap_div_data) {
  953. .offset = HHI_AUD_CLK_CNTL,
  954. .shift = 0,
  955. .width = 8,
  956. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  957. },
  958. .hw.init = &(struct clk_init_data){
  959. .name = "cts_amclk_div",
  960. .ops = &clk_regmap_divider_ops,
  961. .parent_names = (const char *[]){ "cts_amclk_sel" },
  962. .num_parents = 1,
  963. .flags = CLK_SET_RATE_PARENT,
  964. },
  965. };
  966. static struct clk_regmap gxbb_cts_amclk = {
  967. .data = &(struct clk_regmap_gate_data){
  968. .offset = HHI_AUD_CLK_CNTL,
  969. .bit_idx = 8,
  970. },
  971. .hw.init = &(struct clk_init_data){
  972. .name = "cts_amclk",
  973. .ops = &clk_regmap_gate_ops,
  974. .parent_names = (const char *[]){ "cts_amclk_div" },
  975. .num_parents = 1,
  976. .flags = CLK_SET_RATE_PARENT,
  977. },
  978. };
  979. static struct clk_regmap gxbb_cts_mclk_i958_sel = {
  980. .data = &(struct clk_regmap_mux_data){
  981. .offset = HHI_AUD_CLK_CNTL2,
  982. .mask = 0x3,
  983. .shift = 25,
  984. .table = (u32[]){ 1, 2, 3 },
  985. .flags = CLK_MUX_ROUND_CLOSEST,
  986. },
  987. .hw.init = &(struct clk_init_data) {
  988. .name = "cts_mclk_i958_sel",
  989. .ops = &clk_regmap_mux_ops,
  990. .parent_names = (const char *[]){ "mpll0", "mpll1", "mpll2" },
  991. .num_parents = 3,
  992. },
  993. };
  994. static struct clk_regmap gxbb_cts_mclk_i958_div = {
  995. .data = &(struct clk_regmap_div_data){
  996. .offset = HHI_AUD_CLK_CNTL2,
  997. .shift = 16,
  998. .width = 8,
  999. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1000. },
  1001. .hw.init = &(struct clk_init_data) {
  1002. .name = "cts_mclk_i958_div",
  1003. .ops = &clk_regmap_divider_ops,
  1004. .parent_names = (const char *[]){ "cts_mclk_i958_sel" },
  1005. .num_parents = 1,
  1006. .flags = CLK_SET_RATE_PARENT,
  1007. },
  1008. };
  1009. static struct clk_regmap gxbb_cts_mclk_i958 = {
  1010. .data = &(struct clk_regmap_gate_data){
  1011. .offset = HHI_AUD_CLK_CNTL2,
  1012. .bit_idx = 24,
  1013. },
  1014. .hw.init = &(struct clk_init_data){
  1015. .name = "cts_mclk_i958",
  1016. .ops = &clk_regmap_gate_ops,
  1017. .parent_names = (const char *[]){ "cts_mclk_i958_div" },
  1018. .num_parents = 1,
  1019. .flags = CLK_SET_RATE_PARENT,
  1020. },
  1021. };
  1022. static struct clk_regmap gxbb_cts_i958 = {
  1023. .data = &(struct clk_regmap_mux_data){
  1024. .offset = HHI_AUD_CLK_CNTL2,
  1025. .mask = 0x1,
  1026. .shift = 27,
  1027. },
  1028. .hw.init = &(struct clk_init_data){
  1029. .name = "cts_i958",
  1030. .ops = &clk_regmap_mux_ops,
  1031. .parent_names = (const char *[]){ "cts_amclk", "cts_mclk_i958" },
  1032. .num_parents = 2,
  1033. /*
  1034. *The parent is specific to origin of the audio data. Let the
  1035. * consumer choose the appropriate parent
  1036. */
  1037. .flags = CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  1038. },
  1039. };
  1040. static struct clk_regmap gxbb_32k_clk_div = {
  1041. .data = &(struct clk_regmap_div_data){
  1042. .offset = HHI_32K_CLK_CNTL,
  1043. .shift = 0,
  1044. .width = 14,
  1045. },
  1046. .hw.init = &(struct clk_init_data){
  1047. .name = "32k_clk_div",
  1048. .ops = &clk_regmap_divider_ops,
  1049. .parent_names = (const char *[]){ "32k_clk_sel" },
  1050. .num_parents = 1,
  1051. .flags = CLK_SET_RATE_PARENT | CLK_DIVIDER_ROUND_CLOSEST,
  1052. },
  1053. };
  1054. static struct clk_regmap gxbb_32k_clk = {
  1055. .data = &(struct clk_regmap_gate_data){
  1056. .offset = HHI_32K_CLK_CNTL,
  1057. .bit_idx = 15,
  1058. },
  1059. .hw.init = &(struct clk_init_data){
  1060. .name = "32k_clk",
  1061. .ops = &clk_regmap_gate_ops,
  1062. .parent_names = (const char *[]){ "32k_clk_div" },
  1063. .num_parents = 1,
  1064. .flags = CLK_SET_RATE_PARENT,
  1065. },
  1066. };
  1067. static const char * const gxbb_32k_clk_parent_names[] = {
  1068. "xtal", "cts_slow_oscin", "fclk_div3", "fclk_div5"
  1069. };
  1070. static struct clk_regmap gxbb_32k_clk_sel = {
  1071. .data = &(struct clk_regmap_mux_data){
  1072. .offset = HHI_32K_CLK_CNTL,
  1073. .mask = 0x3,
  1074. .shift = 16,
  1075. },
  1076. .hw.init = &(struct clk_init_data){
  1077. .name = "32k_clk_sel",
  1078. .ops = &clk_regmap_mux_ops,
  1079. .parent_names = gxbb_32k_clk_parent_names,
  1080. .num_parents = 4,
  1081. .flags = CLK_SET_RATE_PARENT,
  1082. },
  1083. };
  1084. static const char * const gxbb_sd_emmc_clk0_parent_names[] = {
  1085. "xtal", "fclk_div2", "fclk_div3", "fclk_div5", "fclk_div7",
  1086. /*
  1087. * Following these parent clocks, we should also have had mpll2, mpll3
  1088. * and gp0_pll but these clocks are too precious to be used here. All
  1089. * the necessary rates for MMC and NAND operation can be acheived using
  1090. * xtal or fclk_div clocks
  1091. */
  1092. };
  1093. /* SDIO clock */
  1094. static struct clk_regmap gxbb_sd_emmc_a_clk0_sel = {
  1095. .data = &(struct clk_regmap_mux_data){
  1096. .offset = HHI_SD_EMMC_CLK_CNTL,
  1097. .mask = 0x7,
  1098. .shift = 9,
  1099. },
  1100. .hw.init = &(struct clk_init_data) {
  1101. .name = "sd_emmc_a_clk0_sel",
  1102. .ops = &clk_regmap_mux_ops,
  1103. .parent_names = gxbb_sd_emmc_clk0_parent_names,
  1104. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
  1105. .flags = CLK_SET_RATE_PARENT,
  1106. },
  1107. };
  1108. static struct clk_regmap gxbb_sd_emmc_a_clk0_div = {
  1109. .data = &(struct clk_regmap_div_data){
  1110. .offset = HHI_SD_EMMC_CLK_CNTL,
  1111. .shift = 0,
  1112. .width = 7,
  1113. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1114. },
  1115. .hw.init = &(struct clk_init_data) {
  1116. .name = "sd_emmc_a_clk0_div",
  1117. .ops = &clk_regmap_divider_ops,
  1118. .parent_names = (const char *[]){ "sd_emmc_a_clk0_sel" },
  1119. .num_parents = 1,
  1120. .flags = CLK_SET_RATE_PARENT,
  1121. },
  1122. };
  1123. static struct clk_regmap gxbb_sd_emmc_a_clk0 = {
  1124. .data = &(struct clk_regmap_gate_data){
  1125. .offset = HHI_SD_EMMC_CLK_CNTL,
  1126. .bit_idx = 7,
  1127. },
  1128. .hw.init = &(struct clk_init_data){
  1129. .name = "sd_emmc_a_clk0",
  1130. .ops = &clk_regmap_gate_ops,
  1131. .parent_names = (const char *[]){ "sd_emmc_a_clk0_div" },
  1132. .num_parents = 1,
  1133. .flags = CLK_SET_RATE_PARENT,
  1134. },
  1135. };
  1136. /* SDcard clock */
  1137. static struct clk_regmap gxbb_sd_emmc_b_clk0_sel = {
  1138. .data = &(struct clk_regmap_mux_data){
  1139. .offset = HHI_SD_EMMC_CLK_CNTL,
  1140. .mask = 0x7,
  1141. .shift = 25,
  1142. },
  1143. .hw.init = &(struct clk_init_data) {
  1144. .name = "sd_emmc_b_clk0_sel",
  1145. .ops = &clk_regmap_mux_ops,
  1146. .parent_names = gxbb_sd_emmc_clk0_parent_names,
  1147. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
  1148. .flags = CLK_SET_RATE_PARENT,
  1149. },
  1150. };
  1151. static struct clk_regmap gxbb_sd_emmc_b_clk0_div = {
  1152. .data = &(struct clk_regmap_div_data){
  1153. .offset = HHI_SD_EMMC_CLK_CNTL,
  1154. .shift = 16,
  1155. .width = 7,
  1156. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1157. },
  1158. .hw.init = &(struct clk_init_data) {
  1159. .name = "sd_emmc_b_clk0_div",
  1160. .ops = &clk_regmap_divider_ops,
  1161. .parent_names = (const char *[]){ "sd_emmc_b_clk0_sel" },
  1162. .num_parents = 1,
  1163. .flags = CLK_SET_RATE_PARENT,
  1164. },
  1165. };
  1166. static struct clk_regmap gxbb_sd_emmc_b_clk0 = {
  1167. .data = &(struct clk_regmap_gate_data){
  1168. .offset = HHI_SD_EMMC_CLK_CNTL,
  1169. .bit_idx = 23,
  1170. },
  1171. .hw.init = &(struct clk_init_data){
  1172. .name = "sd_emmc_b_clk0",
  1173. .ops = &clk_regmap_gate_ops,
  1174. .parent_names = (const char *[]){ "sd_emmc_b_clk0_div" },
  1175. .num_parents = 1,
  1176. .flags = CLK_SET_RATE_PARENT,
  1177. },
  1178. };
  1179. /* EMMC/NAND clock */
  1180. static struct clk_regmap gxbb_sd_emmc_c_clk0_sel = {
  1181. .data = &(struct clk_regmap_mux_data){
  1182. .offset = HHI_NAND_CLK_CNTL,
  1183. .mask = 0x7,
  1184. .shift = 9,
  1185. },
  1186. .hw.init = &(struct clk_init_data) {
  1187. .name = "sd_emmc_c_clk0_sel",
  1188. .ops = &clk_regmap_mux_ops,
  1189. .parent_names = gxbb_sd_emmc_clk0_parent_names,
  1190. .num_parents = ARRAY_SIZE(gxbb_sd_emmc_clk0_parent_names),
  1191. .flags = CLK_SET_RATE_PARENT,
  1192. },
  1193. };
  1194. static struct clk_regmap gxbb_sd_emmc_c_clk0_div = {
  1195. .data = &(struct clk_regmap_div_data){
  1196. .offset = HHI_NAND_CLK_CNTL,
  1197. .shift = 0,
  1198. .width = 7,
  1199. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1200. },
  1201. .hw.init = &(struct clk_init_data) {
  1202. .name = "sd_emmc_c_clk0_div",
  1203. .ops = &clk_regmap_divider_ops,
  1204. .parent_names = (const char *[]){ "sd_emmc_c_clk0_sel" },
  1205. .num_parents = 1,
  1206. .flags = CLK_SET_RATE_PARENT,
  1207. },
  1208. };
  1209. static struct clk_regmap gxbb_sd_emmc_c_clk0 = {
  1210. .data = &(struct clk_regmap_gate_data){
  1211. .offset = HHI_NAND_CLK_CNTL,
  1212. .bit_idx = 7,
  1213. },
  1214. .hw.init = &(struct clk_init_data){
  1215. .name = "sd_emmc_c_clk0",
  1216. .ops = &clk_regmap_gate_ops,
  1217. .parent_names = (const char *[]){ "sd_emmc_c_clk0_div" },
  1218. .num_parents = 1,
  1219. .flags = CLK_SET_RATE_PARENT,
  1220. },
  1221. };
  1222. /* VPU Clock */
  1223. static const char * const gxbb_vpu_parent_names[] = {
  1224. "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
  1225. };
  1226. static struct clk_regmap gxbb_vpu_0_sel = {
  1227. .data = &(struct clk_regmap_mux_data){
  1228. .offset = HHI_VPU_CLK_CNTL,
  1229. .mask = 0x3,
  1230. .shift = 9,
  1231. },
  1232. .hw.init = &(struct clk_init_data){
  1233. .name = "vpu_0_sel",
  1234. .ops = &clk_regmap_mux_ops,
  1235. /*
  1236. * bits 9:10 selects from 4 possible parents:
  1237. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1238. */
  1239. .parent_names = gxbb_vpu_parent_names,
  1240. .num_parents = ARRAY_SIZE(gxbb_vpu_parent_names),
  1241. .flags = CLK_SET_RATE_NO_REPARENT,
  1242. },
  1243. };
  1244. static struct clk_regmap gxbb_vpu_0_div = {
  1245. .data = &(struct clk_regmap_div_data){
  1246. .offset = HHI_VPU_CLK_CNTL,
  1247. .shift = 0,
  1248. .width = 7,
  1249. },
  1250. .hw.init = &(struct clk_init_data){
  1251. .name = "vpu_0_div",
  1252. .ops = &clk_regmap_divider_ops,
  1253. .parent_names = (const char *[]){ "vpu_0_sel" },
  1254. .num_parents = 1,
  1255. .flags = CLK_SET_RATE_PARENT,
  1256. },
  1257. };
  1258. static struct clk_regmap gxbb_vpu_0 = {
  1259. .data = &(struct clk_regmap_gate_data){
  1260. .offset = HHI_VPU_CLK_CNTL,
  1261. .bit_idx = 8,
  1262. },
  1263. .hw.init = &(struct clk_init_data) {
  1264. .name = "vpu_0",
  1265. .ops = &clk_regmap_gate_ops,
  1266. .parent_names = (const char *[]){ "vpu_0_div" },
  1267. .num_parents = 1,
  1268. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1269. },
  1270. };
  1271. static struct clk_regmap gxbb_vpu_1_sel = {
  1272. .data = &(struct clk_regmap_mux_data){
  1273. .offset = HHI_VPU_CLK_CNTL,
  1274. .mask = 0x3,
  1275. .shift = 25,
  1276. },
  1277. .hw.init = &(struct clk_init_data){
  1278. .name = "vpu_1_sel",
  1279. .ops = &clk_regmap_mux_ops,
  1280. /*
  1281. * bits 25:26 selects from 4 possible parents:
  1282. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1283. */
  1284. .parent_names = gxbb_vpu_parent_names,
  1285. .num_parents = ARRAY_SIZE(gxbb_vpu_parent_names),
  1286. .flags = CLK_SET_RATE_NO_REPARENT,
  1287. },
  1288. };
  1289. static struct clk_regmap gxbb_vpu_1_div = {
  1290. .data = &(struct clk_regmap_div_data){
  1291. .offset = HHI_VPU_CLK_CNTL,
  1292. .shift = 16,
  1293. .width = 7,
  1294. },
  1295. .hw.init = &(struct clk_init_data){
  1296. .name = "vpu_1_div",
  1297. .ops = &clk_regmap_divider_ops,
  1298. .parent_names = (const char *[]){ "vpu_1_sel" },
  1299. .num_parents = 1,
  1300. .flags = CLK_SET_RATE_PARENT,
  1301. },
  1302. };
  1303. static struct clk_regmap gxbb_vpu_1 = {
  1304. .data = &(struct clk_regmap_gate_data){
  1305. .offset = HHI_VPU_CLK_CNTL,
  1306. .bit_idx = 24,
  1307. },
  1308. .hw.init = &(struct clk_init_data) {
  1309. .name = "vpu_1",
  1310. .ops = &clk_regmap_gate_ops,
  1311. .parent_names = (const char *[]){ "vpu_1_div" },
  1312. .num_parents = 1,
  1313. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1314. },
  1315. };
  1316. static struct clk_regmap gxbb_vpu = {
  1317. .data = &(struct clk_regmap_mux_data){
  1318. .offset = HHI_VPU_CLK_CNTL,
  1319. .mask = 1,
  1320. .shift = 31,
  1321. },
  1322. .hw.init = &(struct clk_init_data){
  1323. .name = "vpu",
  1324. .ops = &clk_regmap_mux_ops,
  1325. /*
  1326. * bit 31 selects from 2 possible parents:
  1327. * vpu_0 or vpu_1
  1328. */
  1329. .parent_names = (const char *[]){ "vpu_0", "vpu_1" },
  1330. .num_parents = 2,
  1331. .flags = CLK_SET_RATE_NO_REPARENT,
  1332. },
  1333. };
  1334. /* VAPB Clock */
  1335. static const char * const gxbb_vapb_parent_names[] = {
  1336. "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
  1337. };
  1338. static struct clk_regmap gxbb_vapb_0_sel = {
  1339. .data = &(struct clk_regmap_mux_data){
  1340. .offset = HHI_VAPBCLK_CNTL,
  1341. .mask = 0x3,
  1342. .shift = 9,
  1343. },
  1344. .hw.init = &(struct clk_init_data){
  1345. .name = "vapb_0_sel",
  1346. .ops = &clk_regmap_mux_ops,
  1347. /*
  1348. * bits 9:10 selects from 4 possible parents:
  1349. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1350. */
  1351. .parent_names = gxbb_vapb_parent_names,
  1352. .num_parents = ARRAY_SIZE(gxbb_vapb_parent_names),
  1353. .flags = CLK_SET_RATE_NO_REPARENT,
  1354. },
  1355. };
  1356. static struct clk_regmap gxbb_vapb_0_div = {
  1357. .data = &(struct clk_regmap_div_data){
  1358. .offset = HHI_VAPBCLK_CNTL,
  1359. .shift = 0,
  1360. .width = 7,
  1361. },
  1362. .hw.init = &(struct clk_init_data){
  1363. .name = "vapb_0_div",
  1364. .ops = &clk_regmap_divider_ops,
  1365. .parent_names = (const char *[]){ "vapb_0_sel" },
  1366. .num_parents = 1,
  1367. .flags = CLK_SET_RATE_PARENT,
  1368. },
  1369. };
  1370. static struct clk_regmap gxbb_vapb_0 = {
  1371. .data = &(struct clk_regmap_gate_data){
  1372. .offset = HHI_VAPBCLK_CNTL,
  1373. .bit_idx = 8,
  1374. },
  1375. .hw.init = &(struct clk_init_data) {
  1376. .name = "vapb_0",
  1377. .ops = &clk_regmap_gate_ops,
  1378. .parent_names = (const char *[]){ "vapb_0_div" },
  1379. .num_parents = 1,
  1380. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1381. },
  1382. };
  1383. static struct clk_regmap gxbb_vapb_1_sel = {
  1384. .data = &(struct clk_regmap_mux_data){
  1385. .offset = HHI_VAPBCLK_CNTL,
  1386. .mask = 0x3,
  1387. .shift = 25,
  1388. },
  1389. .hw.init = &(struct clk_init_data){
  1390. .name = "vapb_1_sel",
  1391. .ops = &clk_regmap_mux_ops,
  1392. /*
  1393. * bits 25:26 selects from 4 possible parents:
  1394. * fclk_div4, fclk_div3, fclk_div5, fclk_div7,
  1395. */
  1396. .parent_names = gxbb_vapb_parent_names,
  1397. .num_parents = ARRAY_SIZE(gxbb_vapb_parent_names),
  1398. .flags = CLK_SET_RATE_NO_REPARENT,
  1399. },
  1400. };
  1401. static struct clk_regmap gxbb_vapb_1_div = {
  1402. .data = &(struct clk_regmap_div_data){
  1403. .offset = HHI_VAPBCLK_CNTL,
  1404. .shift = 16,
  1405. .width = 7,
  1406. },
  1407. .hw.init = &(struct clk_init_data){
  1408. .name = "vapb_1_div",
  1409. .ops = &clk_regmap_divider_ops,
  1410. .parent_names = (const char *[]){ "vapb_1_sel" },
  1411. .num_parents = 1,
  1412. .flags = CLK_SET_RATE_PARENT,
  1413. },
  1414. };
  1415. static struct clk_regmap gxbb_vapb_1 = {
  1416. .data = &(struct clk_regmap_gate_data){
  1417. .offset = HHI_VAPBCLK_CNTL,
  1418. .bit_idx = 24,
  1419. },
  1420. .hw.init = &(struct clk_init_data) {
  1421. .name = "vapb_1",
  1422. .ops = &clk_regmap_gate_ops,
  1423. .parent_names = (const char *[]){ "vapb_1_div" },
  1424. .num_parents = 1,
  1425. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1426. },
  1427. };
  1428. static struct clk_regmap gxbb_vapb_sel = {
  1429. .data = &(struct clk_regmap_mux_data){
  1430. .offset = HHI_VAPBCLK_CNTL,
  1431. .mask = 1,
  1432. .shift = 31,
  1433. },
  1434. .hw.init = &(struct clk_init_data){
  1435. .name = "vapb_sel",
  1436. .ops = &clk_regmap_mux_ops,
  1437. /*
  1438. * bit 31 selects from 2 possible parents:
  1439. * vapb_0 or vapb_1
  1440. */
  1441. .parent_names = (const char *[]){ "vapb_0", "vapb_1" },
  1442. .num_parents = 2,
  1443. .flags = CLK_SET_RATE_NO_REPARENT,
  1444. },
  1445. };
  1446. static struct clk_regmap gxbb_vapb = {
  1447. .data = &(struct clk_regmap_gate_data){
  1448. .offset = HHI_VAPBCLK_CNTL,
  1449. .bit_idx = 30,
  1450. },
  1451. .hw.init = &(struct clk_init_data) {
  1452. .name = "vapb",
  1453. .ops = &clk_regmap_gate_ops,
  1454. .parent_names = (const char *[]){ "vapb_sel" },
  1455. .num_parents = 1,
  1456. .flags = CLK_SET_RATE_PARENT | CLK_IGNORE_UNUSED,
  1457. },
  1458. };
  1459. /* VDEC clocks */
  1460. static const char * const gxbb_vdec_parent_names[] = {
  1461. "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7"
  1462. };
  1463. static struct clk_regmap gxbb_vdec_1_sel = {
  1464. .data = &(struct clk_regmap_mux_data){
  1465. .offset = HHI_VDEC_CLK_CNTL,
  1466. .mask = 0x3,
  1467. .shift = 9,
  1468. .flags = CLK_MUX_ROUND_CLOSEST,
  1469. },
  1470. .hw.init = &(struct clk_init_data){
  1471. .name = "vdec_1_sel",
  1472. .ops = &clk_regmap_mux_ops,
  1473. .parent_names = gxbb_vdec_parent_names,
  1474. .num_parents = ARRAY_SIZE(gxbb_vdec_parent_names),
  1475. .flags = CLK_SET_RATE_PARENT,
  1476. },
  1477. };
  1478. static struct clk_regmap gxbb_vdec_1_div = {
  1479. .data = &(struct clk_regmap_div_data){
  1480. .offset = HHI_VDEC_CLK_CNTL,
  1481. .shift = 0,
  1482. .width = 7,
  1483. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1484. },
  1485. .hw.init = &(struct clk_init_data){
  1486. .name = "vdec_1_div",
  1487. .ops = &clk_regmap_divider_ops,
  1488. .parent_names = (const char *[]){ "vdec_1_sel" },
  1489. .num_parents = 1,
  1490. .flags = CLK_SET_RATE_PARENT,
  1491. },
  1492. };
  1493. static struct clk_regmap gxbb_vdec_1 = {
  1494. .data = &(struct clk_regmap_gate_data){
  1495. .offset = HHI_VDEC_CLK_CNTL,
  1496. .bit_idx = 8,
  1497. },
  1498. .hw.init = &(struct clk_init_data) {
  1499. .name = "vdec_1",
  1500. .ops = &clk_regmap_gate_ops,
  1501. .parent_names = (const char *[]){ "vdec_1_div" },
  1502. .num_parents = 1,
  1503. .flags = CLK_SET_RATE_PARENT,
  1504. },
  1505. };
  1506. static struct clk_regmap gxbb_vdec_hevc_sel = {
  1507. .data = &(struct clk_regmap_mux_data){
  1508. .offset = HHI_VDEC2_CLK_CNTL,
  1509. .mask = 0x3,
  1510. .shift = 25,
  1511. .flags = CLK_MUX_ROUND_CLOSEST,
  1512. },
  1513. .hw.init = &(struct clk_init_data){
  1514. .name = "vdec_hevc_sel",
  1515. .ops = &clk_regmap_mux_ops,
  1516. .parent_names = gxbb_vdec_parent_names,
  1517. .num_parents = ARRAY_SIZE(gxbb_vdec_parent_names),
  1518. .flags = CLK_SET_RATE_PARENT,
  1519. },
  1520. };
  1521. static struct clk_regmap gxbb_vdec_hevc_div = {
  1522. .data = &(struct clk_regmap_div_data){
  1523. .offset = HHI_VDEC2_CLK_CNTL,
  1524. .shift = 16,
  1525. .width = 7,
  1526. .flags = CLK_DIVIDER_ROUND_CLOSEST,
  1527. },
  1528. .hw.init = &(struct clk_init_data){
  1529. .name = "vdec_hevc_div",
  1530. .ops = &clk_regmap_divider_ops,
  1531. .parent_names = (const char *[]){ "vdec_hevc_sel" },
  1532. .num_parents = 1,
  1533. .flags = CLK_SET_RATE_PARENT,
  1534. },
  1535. };
  1536. static struct clk_regmap gxbb_vdec_hevc = {
  1537. .data = &(struct clk_regmap_gate_data){
  1538. .offset = HHI_VDEC2_CLK_CNTL,
  1539. .bit_idx = 24,
  1540. },
  1541. .hw.init = &(struct clk_init_data) {
  1542. .name = "vdec_hevc",
  1543. .ops = &clk_regmap_gate_ops,
  1544. .parent_names = (const char *[]){ "vdec_hevc_div" },
  1545. .num_parents = 1,
  1546. .flags = CLK_SET_RATE_PARENT,
  1547. },
  1548. };
  1549. static u32 mux_table_gen_clk[] = { 0, 4, 5, 6, 7, 8,
  1550. 9, 10, 11, 13, 14, };
  1551. static const char * const gen_clk_parent_names[] = {
  1552. "xtal", "vdec_1", "vdec_hevc", "mpll0", "mpll1", "mpll2",
  1553. "fclk_div4", "fclk_div3", "fclk_div5", "fclk_div7", "gp0_pll",
  1554. };
  1555. static struct clk_regmap gxbb_gen_clk_sel = {
  1556. .data = &(struct clk_regmap_mux_data){
  1557. .offset = HHI_GEN_CLK_CNTL,
  1558. .mask = 0xf,
  1559. .shift = 12,
  1560. .table = mux_table_gen_clk,
  1561. },
  1562. .hw.init = &(struct clk_init_data){
  1563. .name = "gen_clk_sel",
  1564. .ops = &clk_regmap_mux_ops,
  1565. /*
  1566. * bits 15:12 selects from 14 possible parents:
  1567. * xtal, [rtc_oscin_i], [sys_cpu_div16], [ddr_dpll_pt],
  1568. * vid_pll, vid2_pll (hevc), mpll0, mpll1, mpll2, fdiv4,
  1569. * fdiv3, fdiv5, [cts_msr_clk], fdiv7, gp0_pll
  1570. */
  1571. .parent_names = gen_clk_parent_names,
  1572. .num_parents = ARRAY_SIZE(gen_clk_parent_names),
  1573. },
  1574. };
  1575. static struct clk_regmap gxbb_gen_clk_div = {
  1576. .data = &(struct clk_regmap_div_data){
  1577. .offset = HHI_GEN_CLK_CNTL,
  1578. .shift = 0,
  1579. .width = 11,
  1580. },
  1581. .hw.init = &(struct clk_init_data){
  1582. .name = "gen_clk_div",
  1583. .ops = &clk_regmap_divider_ops,
  1584. .parent_names = (const char *[]){ "gen_clk_sel" },
  1585. .num_parents = 1,
  1586. .flags = CLK_SET_RATE_PARENT,
  1587. },
  1588. };
  1589. static struct clk_regmap gxbb_gen_clk = {
  1590. .data = &(struct clk_regmap_gate_data){
  1591. .offset = HHI_GEN_CLK_CNTL,
  1592. .bit_idx = 7,
  1593. },
  1594. .hw.init = &(struct clk_init_data){
  1595. .name = "gen_clk",
  1596. .ops = &clk_regmap_gate_ops,
  1597. .parent_names = (const char *[]){ "gen_clk_div" },
  1598. .num_parents = 1,
  1599. .flags = CLK_SET_RATE_PARENT,
  1600. },
  1601. };
  1602. /* Everything Else (EE) domain gates */
  1603. static MESON_GATE(gxbb_ddr, HHI_GCLK_MPEG0, 0);
  1604. static MESON_GATE(gxbb_dos, HHI_GCLK_MPEG0, 1);
  1605. static MESON_GATE(gxbb_isa, HHI_GCLK_MPEG0, 5);
  1606. static MESON_GATE(gxbb_pl301, HHI_GCLK_MPEG0, 6);
  1607. static MESON_GATE(gxbb_periphs, HHI_GCLK_MPEG0, 7);
  1608. static MESON_GATE(gxbb_spicc, HHI_GCLK_MPEG0, 8);
  1609. static MESON_GATE(gxbb_i2c, HHI_GCLK_MPEG0, 9);
  1610. static MESON_GATE(gxbb_sana, HHI_GCLK_MPEG0, 10);
  1611. static MESON_GATE(gxbb_smart_card, HHI_GCLK_MPEG0, 11);
  1612. static MESON_GATE(gxbb_rng0, HHI_GCLK_MPEG0, 12);
  1613. static MESON_GATE(gxbb_uart0, HHI_GCLK_MPEG0, 13);
  1614. static MESON_GATE(gxbb_sdhc, HHI_GCLK_MPEG0, 14);
  1615. static MESON_GATE(gxbb_stream, HHI_GCLK_MPEG0, 15);
  1616. static MESON_GATE(gxbb_async_fifo, HHI_GCLK_MPEG0, 16);
  1617. static MESON_GATE(gxbb_sdio, HHI_GCLK_MPEG0, 17);
  1618. static MESON_GATE(gxbb_abuf, HHI_GCLK_MPEG0, 18);
  1619. static MESON_GATE(gxbb_hiu_iface, HHI_GCLK_MPEG0, 19);
  1620. static MESON_GATE(gxbb_assist_misc, HHI_GCLK_MPEG0, 23);
  1621. static MESON_GATE(gxbb_emmc_a, HHI_GCLK_MPEG0, 24);
  1622. static MESON_GATE(gxbb_emmc_b, HHI_GCLK_MPEG0, 25);
  1623. static MESON_GATE(gxbb_emmc_c, HHI_GCLK_MPEG0, 26);
  1624. static MESON_GATE(gxbb_spi, HHI_GCLK_MPEG0, 30);
  1625. static MESON_GATE(gxbb_i2s_spdif, HHI_GCLK_MPEG1, 2);
  1626. static MESON_GATE(gxbb_eth, HHI_GCLK_MPEG1, 3);
  1627. static MESON_GATE(gxbb_demux, HHI_GCLK_MPEG1, 4);
  1628. static MESON_GATE(gxbb_aiu_glue, HHI_GCLK_MPEG1, 6);
  1629. static MESON_GATE(gxbb_iec958, HHI_GCLK_MPEG1, 7);
  1630. static MESON_GATE(gxbb_i2s_out, HHI_GCLK_MPEG1, 8);
  1631. static MESON_GATE(gxbb_amclk, HHI_GCLK_MPEG1, 9);
  1632. static MESON_GATE(gxbb_aififo2, HHI_GCLK_MPEG1, 10);
  1633. static MESON_GATE(gxbb_mixer, HHI_GCLK_MPEG1, 11);
  1634. static MESON_GATE(gxbb_mixer_iface, HHI_GCLK_MPEG1, 12);
  1635. static MESON_GATE(gxbb_adc, HHI_GCLK_MPEG1, 13);
  1636. static MESON_GATE(gxbb_blkmv, HHI_GCLK_MPEG1, 14);
  1637. static MESON_GATE(gxbb_aiu, HHI_GCLK_MPEG1, 15);
  1638. static MESON_GATE(gxbb_uart1, HHI_GCLK_MPEG1, 16);
  1639. static MESON_GATE(gxbb_g2d, HHI_GCLK_MPEG1, 20);
  1640. static MESON_GATE(gxbb_usb0, HHI_GCLK_MPEG1, 21);
  1641. static MESON_GATE(gxbb_usb1, HHI_GCLK_MPEG1, 22);
  1642. static MESON_GATE(gxbb_reset, HHI_GCLK_MPEG1, 23);
  1643. static MESON_GATE(gxbb_nand, HHI_GCLK_MPEG1, 24);
  1644. static MESON_GATE(gxbb_dos_parser, HHI_GCLK_MPEG1, 25);
  1645. static MESON_GATE(gxbb_usb, HHI_GCLK_MPEG1, 26);
  1646. static MESON_GATE(gxbb_vdin1, HHI_GCLK_MPEG1, 28);
  1647. static MESON_GATE(gxbb_ahb_arb0, HHI_GCLK_MPEG1, 29);
  1648. static MESON_GATE(gxbb_efuse, HHI_GCLK_MPEG1, 30);
  1649. static MESON_GATE(gxbb_boot_rom, HHI_GCLK_MPEG1, 31);
  1650. static MESON_GATE(gxbb_ahb_data_bus, HHI_GCLK_MPEG2, 1);
  1651. static MESON_GATE(gxbb_ahb_ctrl_bus, HHI_GCLK_MPEG2, 2);
  1652. static MESON_GATE(gxbb_hdmi_intr_sync, HHI_GCLK_MPEG2, 3);
  1653. static MESON_GATE(gxbb_hdmi_pclk, HHI_GCLK_MPEG2, 4);
  1654. static MESON_GATE(gxbb_usb1_ddr_bridge, HHI_GCLK_MPEG2, 8);
  1655. static MESON_GATE(gxbb_usb0_ddr_bridge, HHI_GCLK_MPEG2, 9);
  1656. static MESON_GATE(gxbb_mmc_pclk, HHI_GCLK_MPEG2, 11);
  1657. static MESON_GATE(gxbb_dvin, HHI_GCLK_MPEG2, 12);
  1658. static MESON_GATE(gxbb_uart2, HHI_GCLK_MPEG2, 15);
  1659. static MESON_GATE(gxbb_sar_adc, HHI_GCLK_MPEG2, 22);
  1660. static MESON_GATE(gxbb_vpu_intr, HHI_GCLK_MPEG2, 25);
  1661. static MESON_GATE(gxbb_sec_ahb_ahb3_bridge, HHI_GCLK_MPEG2, 26);
  1662. static MESON_GATE(gxbb_clk81_a53, HHI_GCLK_MPEG2, 29);
  1663. static MESON_GATE(gxbb_vclk2_venci0, HHI_GCLK_OTHER, 1);
  1664. static MESON_GATE(gxbb_vclk2_venci1, HHI_GCLK_OTHER, 2);
  1665. static MESON_GATE(gxbb_vclk2_vencp0, HHI_GCLK_OTHER, 3);
  1666. static MESON_GATE(gxbb_vclk2_vencp1, HHI_GCLK_OTHER, 4);
  1667. static MESON_GATE(gxbb_gclk_venci_int0, HHI_GCLK_OTHER, 8);
  1668. static MESON_GATE(gxbb_gclk_vencp_int, HHI_GCLK_OTHER, 9);
  1669. static MESON_GATE(gxbb_dac_clk, HHI_GCLK_OTHER, 10);
  1670. static MESON_GATE(gxbb_aoclk_gate, HHI_GCLK_OTHER, 14);
  1671. static MESON_GATE(gxbb_iec958_gate, HHI_GCLK_OTHER, 16);
  1672. static MESON_GATE(gxbb_enc480p, HHI_GCLK_OTHER, 20);
  1673. static MESON_GATE(gxbb_rng1, HHI_GCLK_OTHER, 21);
  1674. static MESON_GATE(gxbb_gclk_venci_int1, HHI_GCLK_OTHER, 22);
  1675. static MESON_GATE(gxbb_vclk2_venclmcc, HHI_GCLK_OTHER, 24);
  1676. static MESON_GATE(gxbb_vclk2_vencl, HHI_GCLK_OTHER, 25);
  1677. static MESON_GATE(gxbb_vclk_other, HHI_GCLK_OTHER, 26);
  1678. static MESON_GATE(gxbb_edp, HHI_GCLK_OTHER, 31);
  1679. /* Always On (AO) domain gates */
  1680. static MESON_GATE(gxbb_ao_media_cpu, HHI_GCLK_AO, 0);
  1681. static MESON_GATE(gxbb_ao_ahb_sram, HHI_GCLK_AO, 1);
  1682. static MESON_GATE(gxbb_ao_ahb_bus, HHI_GCLK_AO, 2);
  1683. static MESON_GATE(gxbb_ao_iface, HHI_GCLK_AO, 3);
  1684. static MESON_GATE(gxbb_ao_i2c, HHI_GCLK_AO, 4);
  1685. /* Array of all clocks provided by this provider */
  1686. static struct clk_hw_onecell_data gxbb_hw_onecell_data = {
  1687. .hws = {
  1688. [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
  1689. [CLKID_HDMI_PLL] = &gxbb_hdmi_pll.hw,
  1690. [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
  1691. [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
  1692. [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
  1693. [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
  1694. [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
  1695. [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
  1696. [CLKID_GP0_PLL] = &gxbb_gp0_pll.hw,
  1697. [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
  1698. [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
  1699. [CLKID_CLK81] = &gxbb_clk81.hw,
  1700. [CLKID_MPLL0] = &gxbb_mpll0.hw,
  1701. [CLKID_MPLL1] = &gxbb_mpll1.hw,
  1702. [CLKID_MPLL2] = &gxbb_mpll2.hw,
  1703. [CLKID_DDR] = &gxbb_ddr.hw,
  1704. [CLKID_DOS] = &gxbb_dos.hw,
  1705. [CLKID_ISA] = &gxbb_isa.hw,
  1706. [CLKID_PL301] = &gxbb_pl301.hw,
  1707. [CLKID_PERIPHS] = &gxbb_periphs.hw,
  1708. [CLKID_SPICC] = &gxbb_spicc.hw,
  1709. [CLKID_I2C] = &gxbb_i2c.hw,
  1710. [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
  1711. [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
  1712. [CLKID_RNG0] = &gxbb_rng0.hw,
  1713. [CLKID_UART0] = &gxbb_uart0.hw,
  1714. [CLKID_SDHC] = &gxbb_sdhc.hw,
  1715. [CLKID_STREAM] = &gxbb_stream.hw,
  1716. [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
  1717. [CLKID_SDIO] = &gxbb_sdio.hw,
  1718. [CLKID_ABUF] = &gxbb_abuf.hw,
  1719. [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
  1720. [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
  1721. [CLKID_SPI] = &gxbb_spi.hw,
  1722. [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
  1723. [CLKID_ETH] = &gxbb_eth.hw,
  1724. [CLKID_DEMUX] = &gxbb_demux.hw,
  1725. [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
  1726. [CLKID_IEC958] = &gxbb_iec958.hw,
  1727. [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
  1728. [CLKID_AMCLK] = &gxbb_amclk.hw,
  1729. [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
  1730. [CLKID_MIXER] = &gxbb_mixer.hw,
  1731. [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
  1732. [CLKID_ADC] = &gxbb_adc.hw,
  1733. [CLKID_BLKMV] = &gxbb_blkmv.hw,
  1734. [CLKID_AIU] = &gxbb_aiu.hw,
  1735. [CLKID_UART1] = &gxbb_uart1.hw,
  1736. [CLKID_G2D] = &gxbb_g2d.hw,
  1737. [CLKID_USB0] = &gxbb_usb0.hw,
  1738. [CLKID_USB1] = &gxbb_usb1.hw,
  1739. [CLKID_RESET] = &gxbb_reset.hw,
  1740. [CLKID_NAND] = &gxbb_nand.hw,
  1741. [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
  1742. [CLKID_USB] = &gxbb_usb.hw,
  1743. [CLKID_VDIN1] = &gxbb_vdin1.hw,
  1744. [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
  1745. [CLKID_EFUSE] = &gxbb_efuse.hw,
  1746. [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
  1747. [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
  1748. [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
  1749. [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
  1750. [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
  1751. [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
  1752. [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
  1753. [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
  1754. [CLKID_DVIN] = &gxbb_dvin.hw,
  1755. [CLKID_UART2] = &gxbb_uart2.hw,
  1756. [CLKID_SANA] = &gxbb_sana.hw,
  1757. [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
  1758. [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
  1759. [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
  1760. [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
  1761. [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
  1762. [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
  1763. [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
  1764. [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
  1765. [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
  1766. [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
  1767. [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
  1768. [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
  1769. [CLKID_ENC480P] = &gxbb_enc480p.hw,
  1770. [CLKID_RNG1] = &gxbb_rng1.hw,
  1771. [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
  1772. [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
  1773. [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
  1774. [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
  1775. [CLKID_EDP] = &gxbb_edp.hw,
  1776. [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
  1777. [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
  1778. [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
  1779. [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
  1780. [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
  1781. [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
  1782. [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
  1783. [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
  1784. [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
  1785. [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
  1786. [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
  1787. [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
  1788. [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
  1789. [CLKID_MALI_0] = &gxbb_mali_0.hw,
  1790. [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
  1791. [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
  1792. [CLKID_MALI_1] = &gxbb_mali_1.hw,
  1793. [CLKID_MALI] = &gxbb_mali.hw,
  1794. [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
  1795. [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
  1796. [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
  1797. [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
  1798. [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
  1799. [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
  1800. [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
  1801. [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
  1802. [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
  1803. [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
  1804. [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
  1805. [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
  1806. [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
  1807. [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
  1808. [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
  1809. [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
  1810. [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
  1811. [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
  1812. [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
  1813. [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
  1814. [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
  1815. [CLKID_VPU_0] = &gxbb_vpu_0.hw,
  1816. [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
  1817. [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
  1818. [CLKID_VPU_1] = &gxbb_vpu_1.hw,
  1819. [CLKID_VPU] = &gxbb_vpu.hw,
  1820. [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
  1821. [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
  1822. [CLKID_VAPB_0] = &gxbb_vapb_0.hw,
  1823. [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
  1824. [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
  1825. [CLKID_VAPB_1] = &gxbb_vapb_1.hw,
  1826. [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
  1827. [CLKID_VAPB] = &gxbb_vapb.hw,
  1828. [CLKID_HDMI_PLL_PRE_MULT] = &gxbb_hdmi_pll_pre_mult.hw,
  1829. [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
  1830. [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
  1831. [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
  1832. [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
  1833. [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
  1834. [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
  1835. [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
  1836. [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
  1837. [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
  1838. [CLKID_VDEC_1_SEL] = &gxbb_vdec_1_sel.hw,
  1839. [CLKID_VDEC_1_DIV] = &gxbb_vdec_1_div.hw,
  1840. [CLKID_VDEC_1] = &gxbb_vdec_1.hw,
  1841. [CLKID_VDEC_HEVC_SEL] = &gxbb_vdec_hevc_sel.hw,
  1842. [CLKID_VDEC_HEVC_DIV] = &gxbb_vdec_hevc_div.hw,
  1843. [CLKID_VDEC_HEVC] = &gxbb_vdec_hevc.hw,
  1844. [CLKID_GEN_CLK_SEL] = &gxbb_gen_clk_sel.hw,
  1845. [CLKID_GEN_CLK_DIV] = &gxbb_gen_clk_div.hw,
  1846. [CLKID_GEN_CLK] = &gxbb_gen_clk.hw,
  1847. [NR_CLKS] = NULL,
  1848. },
  1849. .num = NR_CLKS,
  1850. };
  1851. static struct clk_hw_onecell_data gxl_hw_onecell_data = {
  1852. .hws = {
  1853. [CLKID_SYS_PLL] = &gxbb_sys_pll.hw,
  1854. [CLKID_HDMI_PLL] = &gxl_hdmi_pll.hw,
  1855. [CLKID_FIXED_PLL] = &gxbb_fixed_pll.hw,
  1856. [CLKID_FCLK_DIV2] = &gxbb_fclk_div2.hw,
  1857. [CLKID_FCLK_DIV3] = &gxbb_fclk_div3.hw,
  1858. [CLKID_FCLK_DIV4] = &gxbb_fclk_div4.hw,
  1859. [CLKID_FCLK_DIV5] = &gxbb_fclk_div5.hw,
  1860. [CLKID_FCLK_DIV7] = &gxbb_fclk_div7.hw,
  1861. [CLKID_GP0_PLL] = &gxl_gp0_pll.hw,
  1862. [CLKID_MPEG_SEL] = &gxbb_mpeg_clk_sel.hw,
  1863. [CLKID_MPEG_DIV] = &gxbb_mpeg_clk_div.hw,
  1864. [CLKID_CLK81] = &gxbb_clk81.hw,
  1865. [CLKID_MPLL0] = &gxbb_mpll0.hw,
  1866. [CLKID_MPLL1] = &gxbb_mpll1.hw,
  1867. [CLKID_MPLL2] = &gxbb_mpll2.hw,
  1868. [CLKID_DDR] = &gxbb_ddr.hw,
  1869. [CLKID_DOS] = &gxbb_dos.hw,
  1870. [CLKID_ISA] = &gxbb_isa.hw,
  1871. [CLKID_PL301] = &gxbb_pl301.hw,
  1872. [CLKID_PERIPHS] = &gxbb_periphs.hw,
  1873. [CLKID_SPICC] = &gxbb_spicc.hw,
  1874. [CLKID_I2C] = &gxbb_i2c.hw,
  1875. [CLKID_SAR_ADC] = &gxbb_sar_adc.hw,
  1876. [CLKID_SMART_CARD] = &gxbb_smart_card.hw,
  1877. [CLKID_RNG0] = &gxbb_rng0.hw,
  1878. [CLKID_UART0] = &gxbb_uart0.hw,
  1879. [CLKID_SDHC] = &gxbb_sdhc.hw,
  1880. [CLKID_STREAM] = &gxbb_stream.hw,
  1881. [CLKID_ASYNC_FIFO] = &gxbb_async_fifo.hw,
  1882. [CLKID_SDIO] = &gxbb_sdio.hw,
  1883. [CLKID_ABUF] = &gxbb_abuf.hw,
  1884. [CLKID_HIU_IFACE] = &gxbb_hiu_iface.hw,
  1885. [CLKID_ASSIST_MISC] = &gxbb_assist_misc.hw,
  1886. [CLKID_SPI] = &gxbb_spi.hw,
  1887. [CLKID_I2S_SPDIF] = &gxbb_i2s_spdif.hw,
  1888. [CLKID_ETH] = &gxbb_eth.hw,
  1889. [CLKID_DEMUX] = &gxbb_demux.hw,
  1890. [CLKID_AIU_GLUE] = &gxbb_aiu_glue.hw,
  1891. [CLKID_IEC958] = &gxbb_iec958.hw,
  1892. [CLKID_I2S_OUT] = &gxbb_i2s_out.hw,
  1893. [CLKID_AMCLK] = &gxbb_amclk.hw,
  1894. [CLKID_AIFIFO2] = &gxbb_aififo2.hw,
  1895. [CLKID_MIXER] = &gxbb_mixer.hw,
  1896. [CLKID_MIXER_IFACE] = &gxbb_mixer_iface.hw,
  1897. [CLKID_ADC] = &gxbb_adc.hw,
  1898. [CLKID_BLKMV] = &gxbb_blkmv.hw,
  1899. [CLKID_AIU] = &gxbb_aiu.hw,
  1900. [CLKID_UART1] = &gxbb_uart1.hw,
  1901. [CLKID_G2D] = &gxbb_g2d.hw,
  1902. [CLKID_USB0] = &gxbb_usb0.hw,
  1903. [CLKID_USB1] = &gxbb_usb1.hw,
  1904. [CLKID_RESET] = &gxbb_reset.hw,
  1905. [CLKID_NAND] = &gxbb_nand.hw,
  1906. [CLKID_DOS_PARSER] = &gxbb_dos_parser.hw,
  1907. [CLKID_USB] = &gxbb_usb.hw,
  1908. [CLKID_VDIN1] = &gxbb_vdin1.hw,
  1909. [CLKID_AHB_ARB0] = &gxbb_ahb_arb0.hw,
  1910. [CLKID_EFUSE] = &gxbb_efuse.hw,
  1911. [CLKID_BOOT_ROM] = &gxbb_boot_rom.hw,
  1912. [CLKID_AHB_DATA_BUS] = &gxbb_ahb_data_bus.hw,
  1913. [CLKID_AHB_CTRL_BUS] = &gxbb_ahb_ctrl_bus.hw,
  1914. [CLKID_HDMI_INTR_SYNC] = &gxbb_hdmi_intr_sync.hw,
  1915. [CLKID_HDMI_PCLK] = &gxbb_hdmi_pclk.hw,
  1916. [CLKID_USB1_DDR_BRIDGE] = &gxbb_usb1_ddr_bridge.hw,
  1917. [CLKID_USB0_DDR_BRIDGE] = &gxbb_usb0_ddr_bridge.hw,
  1918. [CLKID_MMC_PCLK] = &gxbb_mmc_pclk.hw,
  1919. [CLKID_DVIN] = &gxbb_dvin.hw,
  1920. [CLKID_UART2] = &gxbb_uart2.hw,
  1921. [CLKID_SANA] = &gxbb_sana.hw,
  1922. [CLKID_VPU_INTR] = &gxbb_vpu_intr.hw,
  1923. [CLKID_SEC_AHB_AHB3_BRIDGE] = &gxbb_sec_ahb_ahb3_bridge.hw,
  1924. [CLKID_CLK81_A53] = &gxbb_clk81_a53.hw,
  1925. [CLKID_VCLK2_VENCI0] = &gxbb_vclk2_venci0.hw,
  1926. [CLKID_VCLK2_VENCI1] = &gxbb_vclk2_venci1.hw,
  1927. [CLKID_VCLK2_VENCP0] = &gxbb_vclk2_vencp0.hw,
  1928. [CLKID_VCLK2_VENCP1] = &gxbb_vclk2_vencp1.hw,
  1929. [CLKID_GCLK_VENCI_INT0] = &gxbb_gclk_venci_int0.hw,
  1930. [CLKID_GCLK_VENCI_INT] = &gxbb_gclk_vencp_int.hw,
  1931. [CLKID_DAC_CLK] = &gxbb_dac_clk.hw,
  1932. [CLKID_AOCLK_GATE] = &gxbb_aoclk_gate.hw,
  1933. [CLKID_IEC958_GATE] = &gxbb_iec958_gate.hw,
  1934. [CLKID_ENC480P] = &gxbb_enc480p.hw,
  1935. [CLKID_RNG1] = &gxbb_rng1.hw,
  1936. [CLKID_GCLK_VENCI_INT1] = &gxbb_gclk_venci_int1.hw,
  1937. [CLKID_VCLK2_VENCLMCC] = &gxbb_vclk2_venclmcc.hw,
  1938. [CLKID_VCLK2_VENCL] = &gxbb_vclk2_vencl.hw,
  1939. [CLKID_VCLK_OTHER] = &gxbb_vclk_other.hw,
  1940. [CLKID_EDP] = &gxbb_edp.hw,
  1941. [CLKID_AO_MEDIA_CPU] = &gxbb_ao_media_cpu.hw,
  1942. [CLKID_AO_AHB_SRAM] = &gxbb_ao_ahb_sram.hw,
  1943. [CLKID_AO_AHB_BUS] = &gxbb_ao_ahb_bus.hw,
  1944. [CLKID_AO_IFACE] = &gxbb_ao_iface.hw,
  1945. [CLKID_AO_I2C] = &gxbb_ao_i2c.hw,
  1946. [CLKID_SD_EMMC_A] = &gxbb_emmc_a.hw,
  1947. [CLKID_SD_EMMC_B] = &gxbb_emmc_b.hw,
  1948. [CLKID_SD_EMMC_C] = &gxbb_emmc_c.hw,
  1949. [CLKID_SAR_ADC_CLK] = &gxbb_sar_adc_clk.hw,
  1950. [CLKID_SAR_ADC_SEL] = &gxbb_sar_adc_clk_sel.hw,
  1951. [CLKID_SAR_ADC_DIV] = &gxbb_sar_adc_clk_div.hw,
  1952. [CLKID_MALI_0_SEL] = &gxbb_mali_0_sel.hw,
  1953. [CLKID_MALI_0_DIV] = &gxbb_mali_0_div.hw,
  1954. [CLKID_MALI_0] = &gxbb_mali_0.hw,
  1955. [CLKID_MALI_1_SEL] = &gxbb_mali_1_sel.hw,
  1956. [CLKID_MALI_1_DIV] = &gxbb_mali_1_div.hw,
  1957. [CLKID_MALI_1] = &gxbb_mali_1.hw,
  1958. [CLKID_MALI] = &gxbb_mali.hw,
  1959. [CLKID_CTS_AMCLK] = &gxbb_cts_amclk.hw,
  1960. [CLKID_CTS_AMCLK_SEL] = &gxbb_cts_amclk_sel.hw,
  1961. [CLKID_CTS_AMCLK_DIV] = &gxbb_cts_amclk_div.hw,
  1962. [CLKID_CTS_MCLK_I958] = &gxbb_cts_mclk_i958.hw,
  1963. [CLKID_CTS_MCLK_I958_SEL] = &gxbb_cts_mclk_i958_sel.hw,
  1964. [CLKID_CTS_MCLK_I958_DIV] = &gxbb_cts_mclk_i958_div.hw,
  1965. [CLKID_CTS_I958] = &gxbb_cts_i958.hw,
  1966. [CLKID_32K_CLK] = &gxbb_32k_clk.hw,
  1967. [CLKID_32K_CLK_SEL] = &gxbb_32k_clk_sel.hw,
  1968. [CLKID_32K_CLK_DIV] = &gxbb_32k_clk_div.hw,
  1969. [CLKID_SD_EMMC_A_CLK0_SEL] = &gxbb_sd_emmc_a_clk0_sel.hw,
  1970. [CLKID_SD_EMMC_A_CLK0_DIV] = &gxbb_sd_emmc_a_clk0_div.hw,
  1971. [CLKID_SD_EMMC_A_CLK0] = &gxbb_sd_emmc_a_clk0.hw,
  1972. [CLKID_SD_EMMC_B_CLK0_SEL] = &gxbb_sd_emmc_b_clk0_sel.hw,
  1973. [CLKID_SD_EMMC_B_CLK0_DIV] = &gxbb_sd_emmc_b_clk0_div.hw,
  1974. [CLKID_SD_EMMC_B_CLK0] = &gxbb_sd_emmc_b_clk0.hw,
  1975. [CLKID_SD_EMMC_C_CLK0_SEL] = &gxbb_sd_emmc_c_clk0_sel.hw,
  1976. [CLKID_SD_EMMC_C_CLK0_DIV] = &gxbb_sd_emmc_c_clk0_div.hw,
  1977. [CLKID_SD_EMMC_C_CLK0] = &gxbb_sd_emmc_c_clk0.hw,
  1978. [CLKID_VPU_0_SEL] = &gxbb_vpu_0_sel.hw,
  1979. [CLKID_VPU_0_DIV] = &gxbb_vpu_0_div.hw,
  1980. [CLKID_VPU_0] = &gxbb_vpu_0.hw,
  1981. [CLKID_VPU_1_SEL] = &gxbb_vpu_1_sel.hw,
  1982. [CLKID_VPU_1_DIV] = &gxbb_vpu_1_div.hw,
  1983. [CLKID_VPU_1] = &gxbb_vpu_1.hw,
  1984. [CLKID_VPU] = &gxbb_vpu.hw,
  1985. [CLKID_VAPB_0_SEL] = &gxbb_vapb_0_sel.hw,
  1986. [CLKID_VAPB_0_DIV] = &gxbb_vapb_0_div.hw,
  1987. [CLKID_VAPB_0] = &gxbb_vapb_0.hw,
  1988. [CLKID_VAPB_1_SEL] = &gxbb_vapb_1_sel.hw,
  1989. [CLKID_VAPB_1_DIV] = &gxbb_vapb_1_div.hw,
  1990. [CLKID_VAPB_1] = &gxbb_vapb_1.hw,
  1991. [CLKID_VAPB_SEL] = &gxbb_vapb_sel.hw,
  1992. [CLKID_VAPB] = &gxbb_vapb.hw,
  1993. [CLKID_MPLL0_DIV] = &gxbb_mpll0_div.hw,
  1994. [CLKID_MPLL1_DIV] = &gxbb_mpll1_div.hw,
  1995. [CLKID_MPLL2_DIV] = &gxbb_mpll2_div.hw,
  1996. [CLKID_MPLL_PREDIV] = &gxbb_mpll_prediv.hw,
  1997. [CLKID_FCLK_DIV2_DIV] = &gxbb_fclk_div2_div.hw,
  1998. [CLKID_FCLK_DIV3_DIV] = &gxbb_fclk_div3_div.hw,
  1999. [CLKID_FCLK_DIV4_DIV] = &gxbb_fclk_div4_div.hw,
  2000. [CLKID_FCLK_DIV5_DIV] = &gxbb_fclk_div5_div.hw,
  2001. [CLKID_FCLK_DIV7_DIV] = &gxbb_fclk_div7_div.hw,
  2002. [CLKID_VDEC_1_SEL] = &gxbb_vdec_1_sel.hw,
  2003. [CLKID_VDEC_1_DIV] = &gxbb_vdec_1_div.hw,
  2004. [CLKID_VDEC_1] = &gxbb_vdec_1.hw,
  2005. [CLKID_VDEC_HEVC_SEL] = &gxbb_vdec_hevc_sel.hw,
  2006. [CLKID_VDEC_HEVC_DIV] = &gxbb_vdec_hevc_div.hw,
  2007. [CLKID_VDEC_HEVC] = &gxbb_vdec_hevc.hw,
  2008. [CLKID_GEN_CLK_SEL] = &gxbb_gen_clk_sel.hw,
  2009. [CLKID_GEN_CLK_DIV] = &gxbb_gen_clk_div.hw,
  2010. [CLKID_GEN_CLK] = &gxbb_gen_clk.hw,
  2011. [NR_CLKS] = NULL,
  2012. },
  2013. .num = NR_CLKS,
  2014. };
  2015. static struct clk_regmap *const gxbb_clk_regmaps[] = {
  2016. &gxbb_gp0_pll,
  2017. &gxbb_hdmi_pll,
  2018. };
  2019. static struct clk_regmap *const gxl_clk_regmaps[] = {
  2020. &gxl_gp0_pll,
  2021. &gxl_hdmi_pll,
  2022. };
  2023. static struct clk_regmap *const gx_clk_regmaps[] = {
  2024. &gxbb_clk81,
  2025. &gxbb_ddr,
  2026. &gxbb_dos,
  2027. &gxbb_isa,
  2028. &gxbb_pl301,
  2029. &gxbb_periphs,
  2030. &gxbb_spicc,
  2031. &gxbb_i2c,
  2032. &gxbb_sar_adc,
  2033. &gxbb_smart_card,
  2034. &gxbb_rng0,
  2035. &gxbb_uart0,
  2036. &gxbb_sdhc,
  2037. &gxbb_stream,
  2038. &gxbb_async_fifo,
  2039. &gxbb_sdio,
  2040. &gxbb_abuf,
  2041. &gxbb_hiu_iface,
  2042. &gxbb_assist_misc,
  2043. &gxbb_spi,
  2044. &gxbb_i2s_spdif,
  2045. &gxbb_eth,
  2046. &gxbb_demux,
  2047. &gxbb_aiu_glue,
  2048. &gxbb_iec958,
  2049. &gxbb_i2s_out,
  2050. &gxbb_amclk,
  2051. &gxbb_aififo2,
  2052. &gxbb_mixer,
  2053. &gxbb_mixer_iface,
  2054. &gxbb_adc,
  2055. &gxbb_blkmv,
  2056. &gxbb_aiu,
  2057. &gxbb_uart1,
  2058. &gxbb_g2d,
  2059. &gxbb_usb0,
  2060. &gxbb_usb1,
  2061. &gxbb_reset,
  2062. &gxbb_nand,
  2063. &gxbb_dos_parser,
  2064. &gxbb_usb,
  2065. &gxbb_vdin1,
  2066. &gxbb_ahb_arb0,
  2067. &gxbb_efuse,
  2068. &gxbb_boot_rom,
  2069. &gxbb_ahb_data_bus,
  2070. &gxbb_ahb_ctrl_bus,
  2071. &gxbb_hdmi_intr_sync,
  2072. &gxbb_hdmi_pclk,
  2073. &gxbb_usb1_ddr_bridge,
  2074. &gxbb_usb0_ddr_bridge,
  2075. &gxbb_mmc_pclk,
  2076. &gxbb_dvin,
  2077. &gxbb_uart2,
  2078. &gxbb_sana,
  2079. &gxbb_vpu_intr,
  2080. &gxbb_sec_ahb_ahb3_bridge,
  2081. &gxbb_clk81_a53,
  2082. &gxbb_vclk2_venci0,
  2083. &gxbb_vclk2_venci1,
  2084. &gxbb_vclk2_vencp0,
  2085. &gxbb_vclk2_vencp1,
  2086. &gxbb_gclk_venci_int0,
  2087. &gxbb_gclk_vencp_int,
  2088. &gxbb_dac_clk,
  2089. &gxbb_aoclk_gate,
  2090. &gxbb_iec958_gate,
  2091. &gxbb_enc480p,
  2092. &gxbb_rng1,
  2093. &gxbb_gclk_venci_int1,
  2094. &gxbb_vclk2_venclmcc,
  2095. &gxbb_vclk2_vencl,
  2096. &gxbb_vclk_other,
  2097. &gxbb_edp,
  2098. &gxbb_ao_media_cpu,
  2099. &gxbb_ao_ahb_sram,
  2100. &gxbb_ao_ahb_bus,
  2101. &gxbb_ao_iface,
  2102. &gxbb_ao_i2c,
  2103. &gxbb_emmc_a,
  2104. &gxbb_emmc_b,
  2105. &gxbb_emmc_c,
  2106. &gxbb_sar_adc_clk,
  2107. &gxbb_mali_0,
  2108. &gxbb_mali_1,
  2109. &gxbb_cts_amclk,
  2110. &gxbb_cts_mclk_i958,
  2111. &gxbb_32k_clk,
  2112. &gxbb_sd_emmc_a_clk0,
  2113. &gxbb_sd_emmc_b_clk0,
  2114. &gxbb_sd_emmc_c_clk0,
  2115. &gxbb_vpu_0,
  2116. &gxbb_vpu_1,
  2117. &gxbb_vapb_0,
  2118. &gxbb_vapb_1,
  2119. &gxbb_vapb,
  2120. &gxbb_mpeg_clk_div,
  2121. &gxbb_sar_adc_clk_div,
  2122. &gxbb_mali_0_div,
  2123. &gxbb_mali_1_div,
  2124. &gxbb_cts_mclk_i958_div,
  2125. &gxbb_32k_clk_div,
  2126. &gxbb_sd_emmc_a_clk0_div,
  2127. &gxbb_sd_emmc_b_clk0_div,
  2128. &gxbb_sd_emmc_c_clk0_div,
  2129. &gxbb_vpu_0_div,
  2130. &gxbb_vpu_1_div,
  2131. &gxbb_vapb_0_div,
  2132. &gxbb_vapb_1_div,
  2133. &gxbb_mpeg_clk_sel,
  2134. &gxbb_sar_adc_clk_sel,
  2135. &gxbb_mali_0_sel,
  2136. &gxbb_mali_1_sel,
  2137. &gxbb_mali,
  2138. &gxbb_cts_amclk_sel,
  2139. &gxbb_cts_mclk_i958_sel,
  2140. &gxbb_cts_i958,
  2141. &gxbb_32k_clk_sel,
  2142. &gxbb_sd_emmc_a_clk0_sel,
  2143. &gxbb_sd_emmc_b_clk0_sel,
  2144. &gxbb_sd_emmc_c_clk0_sel,
  2145. &gxbb_vpu_0_sel,
  2146. &gxbb_vpu_1_sel,
  2147. &gxbb_vpu,
  2148. &gxbb_vapb_0_sel,
  2149. &gxbb_vapb_1_sel,
  2150. &gxbb_vapb_sel,
  2151. &gxbb_mpll0,
  2152. &gxbb_mpll1,
  2153. &gxbb_mpll2,
  2154. &gxbb_mpll0_div,
  2155. &gxbb_mpll1_div,
  2156. &gxbb_mpll2_div,
  2157. &gxbb_cts_amclk_div,
  2158. &gxbb_fixed_pll,
  2159. &gxbb_sys_pll,
  2160. &gxbb_mpll_prediv,
  2161. &gxbb_fclk_div2,
  2162. &gxbb_fclk_div3,
  2163. &gxbb_fclk_div4,
  2164. &gxbb_fclk_div5,
  2165. &gxbb_fclk_div7,
  2166. &gxbb_vdec_1_sel,
  2167. &gxbb_vdec_1_div,
  2168. &gxbb_vdec_1,
  2169. &gxbb_vdec_hevc_sel,
  2170. &gxbb_vdec_hevc_div,
  2171. &gxbb_vdec_hevc,
  2172. &gxbb_gen_clk_sel,
  2173. &gxbb_gen_clk_div,
  2174. &gxbb_gen_clk,
  2175. };
  2176. struct clkc_data {
  2177. struct clk_regmap *const *regmap_clks;
  2178. unsigned int regmap_clks_count;
  2179. struct clk_hw_onecell_data *hw_onecell_data;
  2180. };
  2181. static const struct clkc_data gxbb_clkc_data = {
  2182. .regmap_clks = gxbb_clk_regmaps,
  2183. .regmap_clks_count = ARRAY_SIZE(gxbb_clk_regmaps),
  2184. .hw_onecell_data = &gxbb_hw_onecell_data,
  2185. };
  2186. static const struct clkc_data gxl_clkc_data = {
  2187. .regmap_clks = gxl_clk_regmaps,
  2188. .regmap_clks_count = ARRAY_SIZE(gxl_clk_regmaps),
  2189. .hw_onecell_data = &gxl_hw_onecell_data,
  2190. };
  2191. static const struct of_device_id clkc_match_table[] = {
  2192. { .compatible = "amlogic,gxbb-clkc", .data = &gxbb_clkc_data },
  2193. { .compatible = "amlogic,gxl-clkc", .data = &gxl_clkc_data },
  2194. {},
  2195. };
  2196. static int gxbb_clkc_probe(struct platform_device *pdev)
  2197. {
  2198. const struct clkc_data *clkc_data;
  2199. struct regmap *map;
  2200. int ret, i;
  2201. struct device *dev = &pdev->dev;
  2202. clkc_data = of_device_get_match_data(dev);
  2203. if (!clkc_data)
  2204. return -EINVAL;
  2205. /* Get the hhi system controller node if available */
  2206. map = syscon_node_to_regmap(of_get_parent(dev->of_node));
  2207. if (IS_ERR(map)) {
  2208. dev_err(dev, "failed to get HHI regmap\n");
  2209. return PTR_ERR(map);
  2210. }
  2211. /* Populate regmap for the common regmap backed clocks */
  2212. for (i = 0; i < ARRAY_SIZE(gx_clk_regmaps); i++)
  2213. gx_clk_regmaps[i]->map = map;
  2214. /* Populate regmap for soc specific clocks */
  2215. for (i = 0; i < clkc_data->regmap_clks_count; i++)
  2216. clkc_data->regmap_clks[i]->map = map;
  2217. /* Register all clks */
  2218. for (i = 0; i < clkc_data->hw_onecell_data->num; i++) {
  2219. /* array might be sparse */
  2220. if (!clkc_data->hw_onecell_data->hws[i])
  2221. continue;
  2222. ret = devm_clk_hw_register(dev,
  2223. clkc_data->hw_onecell_data->hws[i]);
  2224. if (ret) {
  2225. dev_err(dev, "Clock registration failed\n");
  2226. return ret;
  2227. }
  2228. }
  2229. return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
  2230. clkc_data->hw_onecell_data);
  2231. }
  2232. static struct platform_driver gxbb_driver = {
  2233. .probe = gxbb_clkc_probe,
  2234. .driver = {
  2235. .name = "gxbb-clkc",
  2236. .of_match_table = clkc_match_table,
  2237. },
  2238. };
  2239. builtin_platform_driver(gxbb_driver);