clk-lpc32xx.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593
  1. /*
  2. * Copyright 2015 Vladimir Zapolskiy <vz@mleia.com>
  3. *
  4. * The code contained herein is licensed under the GNU General Public
  5. * License. You may obtain a copy of the GNU General Public License
  6. * Version 2 or later at the following locations:
  7. *
  8. * http://www.opensource.org/licenses/gpl-license.html
  9. * http://www.gnu.org/copyleft/gpl.html
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/of_address.h>
  14. #include <linux/regmap.h>
  15. #include <dt-bindings/clock/lpc32xx-clock.h>
  16. #undef pr_fmt
  17. #define pr_fmt(fmt) "%s: " fmt, __func__
  18. /* Common bitfield definitions for x397 PLL (lock), USB PLL and HCLK PLL */
  19. #define PLL_CTRL_ENABLE BIT(16)
  20. #define PLL_CTRL_BYPASS BIT(15)
  21. #define PLL_CTRL_DIRECT BIT(14)
  22. #define PLL_CTRL_FEEDBACK BIT(13)
  23. #define PLL_CTRL_POSTDIV (BIT(12)|BIT(11))
  24. #define PLL_CTRL_PREDIV (BIT(10)|BIT(9))
  25. #define PLL_CTRL_FEEDDIV (0xFF << 1)
  26. #define PLL_CTRL_LOCK BIT(0)
  27. /* Clock registers on System Control Block */
  28. #define LPC32XX_CLKPWR_DEBUG_CTRL 0x00
  29. #define LPC32XX_CLKPWR_USB_DIV 0x1C
  30. #define LPC32XX_CLKPWR_HCLKDIV_CTRL 0x40
  31. #define LPC32XX_CLKPWR_PWR_CTRL 0x44
  32. #define LPC32XX_CLKPWR_PLL397_CTRL 0x48
  33. #define LPC32XX_CLKPWR_OSC_CTRL 0x4C
  34. #define LPC32XX_CLKPWR_SYSCLK_CTRL 0x50
  35. #define LPC32XX_CLKPWR_LCDCLK_CTRL 0x54
  36. #define LPC32XX_CLKPWR_HCLKPLL_CTRL 0x58
  37. #define LPC32XX_CLKPWR_ADCCLK_CTRL1 0x60
  38. #define LPC32XX_CLKPWR_USB_CTRL 0x64
  39. #define LPC32XX_CLKPWR_SSP_CTRL 0x78
  40. #define LPC32XX_CLKPWR_I2S_CTRL 0x7C
  41. #define LPC32XX_CLKPWR_MS_CTRL 0x80
  42. #define LPC32XX_CLKPWR_MACCLK_CTRL 0x90
  43. #define LPC32XX_CLKPWR_TEST_CLK_CTRL 0xA4
  44. #define LPC32XX_CLKPWR_I2CCLK_CTRL 0xAC
  45. #define LPC32XX_CLKPWR_KEYCLK_CTRL 0xB0
  46. #define LPC32XX_CLKPWR_ADCCLK_CTRL 0xB4
  47. #define LPC32XX_CLKPWR_PWMCLK_CTRL 0xB8
  48. #define LPC32XX_CLKPWR_TIMCLK_CTRL 0xBC
  49. #define LPC32XX_CLKPWR_TIMCLK_CTRL1 0xC0
  50. #define LPC32XX_CLKPWR_SPI_CTRL 0xC4
  51. #define LPC32XX_CLKPWR_FLASHCLK_CTRL 0xC8
  52. #define LPC32XX_CLKPWR_UART3_CLK_CTRL 0xD0
  53. #define LPC32XX_CLKPWR_UART4_CLK_CTRL 0xD4
  54. #define LPC32XX_CLKPWR_UART5_CLK_CTRL 0xD8
  55. #define LPC32XX_CLKPWR_UART6_CLK_CTRL 0xDC
  56. #define LPC32XX_CLKPWR_IRDA_CLK_CTRL 0xE0
  57. #define LPC32XX_CLKPWR_UART_CLK_CTRL 0xE4
  58. #define LPC32XX_CLKPWR_DMA_CLK_CTRL 0xE8
  59. /* Clock registers on USB controller */
  60. #define LPC32XX_USB_CLK_CTRL 0xF4
  61. #define LPC32XX_USB_CLK_STS 0xF8
  62. static struct regmap_config lpc32xx_scb_regmap_config = {
  63. .name = "scb",
  64. .reg_bits = 32,
  65. .val_bits = 32,
  66. .reg_stride = 4,
  67. .val_format_endian = REGMAP_ENDIAN_LITTLE,
  68. .max_register = 0x114,
  69. .fast_io = true,
  70. };
  71. static struct regmap *clk_regmap;
  72. static void __iomem *usb_clk_vbase;
  73. enum {
  74. LPC32XX_USB_CLK_OTG = LPC32XX_USB_CLK_HOST + 1,
  75. LPC32XX_USB_CLK_AHB,
  76. LPC32XX_USB_CLK_MAX = LPC32XX_USB_CLK_AHB + 1,
  77. };
  78. enum {
  79. /* Start from the last defined clock in dt bindings */
  80. LPC32XX_CLK_ADC_DIV = LPC32XX_CLK_PERIPH + 1,
  81. LPC32XX_CLK_ADC_RTC,
  82. LPC32XX_CLK_TEST1,
  83. LPC32XX_CLK_TEST2,
  84. /* System clocks, PLL 397x and HCLK PLL clocks */
  85. LPC32XX_CLK_OSC,
  86. LPC32XX_CLK_SYS,
  87. LPC32XX_CLK_PLL397X,
  88. LPC32XX_CLK_HCLK_DIV_PERIPH,
  89. LPC32XX_CLK_HCLK_DIV,
  90. LPC32XX_CLK_HCLK,
  91. LPC32XX_CLK_ARM,
  92. LPC32XX_CLK_ARM_VFP,
  93. /* USB clocks */
  94. LPC32XX_CLK_USB_PLL,
  95. LPC32XX_CLK_USB_DIV,
  96. LPC32XX_CLK_USB,
  97. /* Only one control PWR_CTRL[10] for both muxes */
  98. LPC32XX_CLK_PERIPH_HCLK_MUX,
  99. LPC32XX_CLK_PERIPH_ARM_MUX,
  100. /* Only one control PWR_CTRL[2] for all three muxes */
  101. LPC32XX_CLK_SYSCLK_PERIPH_MUX,
  102. LPC32XX_CLK_SYSCLK_HCLK_MUX,
  103. LPC32XX_CLK_SYSCLK_ARM_MUX,
  104. /* Two clock sources external to the driver */
  105. LPC32XX_CLK_XTAL_32K,
  106. LPC32XX_CLK_XTAL,
  107. /* Renumbered USB clocks, may have a parent from SCB table */
  108. LPC32XX_CLK_USB_OFFSET,
  109. LPC32XX_CLK_USB_I2C = LPC32XX_USB_CLK_I2C + LPC32XX_CLK_USB_OFFSET,
  110. LPC32XX_CLK_USB_DEV = LPC32XX_USB_CLK_DEVICE + LPC32XX_CLK_USB_OFFSET,
  111. LPC32XX_CLK_USB_HOST = LPC32XX_USB_CLK_HOST + LPC32XX_CLK_USB_OFFSET,
  112. LPC32XX_CLK_USB_OTG = LPC32XX_USB_CLK_OTG + LPC32XX_CLK_USB_OFFSET,
  113. LPC32XX_CLK_USB_AHB = LPC32XX_USB_CLK_AHB + LPC32XX_CLK_USB_OFFSET,
  114. /* Stub for composite clocks */
  115. LPC32XX_CLK__NULL,
  116. /* Subclocks of composite clocks, clocks above are for CCF */
  117. LPC32XX_CLK_PWM1_MUX,
  118. LPC32XX_CLK_PWM1_DIV,
  119. LPC32XX_CLK_PWM1_GATE,
  120. LPC32XX_CLK_PWM2_MUX,
  121. LPC32XX_CLK_PWM2_DIV,
  122. LPC32XX_CLK_PWM2_GATE,
  123. LPC32XX_CLK_UART3_MUX,
  124. LPC32XX_CLK_UART3_DIV,
  125. LPC32XX_CLK_UART3_GATE,
  126. LPC32XX_CLK_UART4_MUX,
  127. LPC32XX_CLK_UART4_DIV,
  128. LPC32XX_CLK_UART4_GATE,
  129. LPC32XX_CLK_UART5_MUX,
  130. LPC32XX_CLK_UART5_DIV,
  131. LPC32XX_CLK_UART5_GATE,
  132. LPC32XX_CLK_UART6_MUX,
  133. LPC32XX_CLK_UART6_DIV,
  134. LPC32XX_CLK_UART6_GATE,
  135. LPC32XX_CLK_TEST1_MUX,
  136. LPC32XX_CLK_TEST1_GATE,
  137. LPC32XX_CLK_TEST2_MUX,
  138. LPC32XX_CLK_TEST2_GATE,
  139. LPC32XX_CLK_USB_DIV_DIV,
  140. LPC32XX_CLK_USB_DIV_GATE,
  141. LPC32XX_CLK_SD_DIV,
  142. LPC32XX_CLK_SD_GATE,
  143. LPC32XX_CLK_LCD_DIV,
  144. LPC32XX_CLK_LCD_GATE,
  145. LPC32XX_CLK_HW_MAX,
  146. LPC32XX_CLK_MAX = LPC32XX_CLK_SYSCLK_ARM_MUX + 1,
  147. LPC32XX_CLK_CCF_MAX = LPC32XX_CLK_USB_AHB + 1,
  148. };
  149. static struct clk *clk[LPC32XX_CLK_MAX];
  150. static struct clk_onecell_data clk_data = {
  151. .clks = clk,
  152. .clk_num = LPC32XX_CLK_MAX,
  153. };
  154. static struct clk *usb_clk[LPC32XX_USB_CLK_MAX];
  155. static struct clk_onecell_data usb_clk_data = {
  156. .clks = usb_clk,
  157. .clk_num = LPC32XX_USB_CLK_MAX,
  158. };
  159. #define LPC32XX_CLK_PARENTS_MAX 5
  160. struct clk_proto_t {
  161. const char *name;
  162. const u8 parents[LPC32XX_CLK_PARENTS_MAX];
  163. u8 num_parents;
  164. unsigned long flags;
  165. };
  166. #define CLK_PREFIX(LITERAL) LPC32XX_CLK_ ## LITERAL
  167. #define NUMARGS(...) (sizeof((int[]){__VA_ARGS__})/sizeof(int))
  168. #define LPC32XX_CLK_DEFINE(_idx, _name, _flags, ...) \
  169. [CLK_PREFIX(_idx)] = { \
  170. .name = _name, \
  171. .flags = _flags, \
  172. .parents = { __VA_ARGS__ }, \
  173. .num_parents = NUMARGS(__VA_ARGS__), \
  174. }
  175. static const struct clk_proto_t clk_proto[LPC32XX_CLK_CCF_MAX] __initconst = {
  176. LPC32XX_CLK_DEFINE(XTAL, "xtal", 0x0),
  177. LPC32XX_CLK_DEFINE(XTAL_32K, "xtal_32k", 0x0),
  178. LPC32XX_CLK_DEFINE(RTC, "rtc", 0x0, LPC32XX_CLK_XTAL_32K),
  179. LPC32XX_CLK_DEFINE(OSC, "osc", CLK_IGNORE_UNUSED, LPC32XX_CLK_XTAL),
  180. LPC32XX_CLK_DEFINE(SYS, "sys", CLK_IGNORE_UNUSED,
  181. LPC32XX_CLK_OSC, LPC32XX_CLK_PLL397X),
  182. LPC32XX_CLK_DEFINE(PLL397X, "pll_397x", CLK_IGNORE_UNUSED,
  183. LPC32XX_CLK_RTC),
  184. LPC32XX_CLK_DEFINE(HCLK_PLL, "hclk_pll", CLK_IGNORE_UNUSED,
  185. LPC32XX_CLK_SYS),
  186. LPC32XX_CLK_DEFINE(HCLK_DIV_PERIPH, "hclk_div_periph",
  187. CLK_IGNORE_UNUSED, LPC32XX_CLK_HCLK_PLL),
  188. LPC32XX_CLK_DEFINE(HCLK_DIV, "hclk_div", CLK_IGNORE_UNUSED,
  189. LPC32XX_CLK_HCLK_PLL),
  190. LPC32XX_CLK_DEFINE(HCLK, "hclk", CLK_IGNORE_UNUSED,
  191. LPC32XX_CLK_PERIPH_HCLK_MUX),
  192. LPC32XX_CLK_DEFINE(PERIPH, "pclk", CLK_IGNORE_UNUSED,
  193. LPC32XX_CLK_SYSCLK_PERIPH_MUX),
  194. LPC32XX_CLK_DEFINE(ARM, "arm", CLK_IGNORE_UNUSED,
  195. LPC32XX_CLK_PERIPH_ARM_MUX),
  196. LPC32XX_CLK_DEFINE(PERIPH_HCLK_MUX, "periph_hclk_mux",
  197. CLK_IGNORE_UNUSED,
  198. LPC32XX_CLK_SYSCLK_HCLK_MUX, LPC32XX_CLK_SYSCLK_PERIPH_MUX),
  199. LPC32XX_CLK_DEFINE(PERIPH_ARM_MUX, "periph_arm_mux", CLK_IGNORE_UNUSED,
  200. LPC32XX_CLK_SYSCLK_ARM_MUX, LPC32XX_CLK_SYSCLK_PERIPH_MUX),
  201. LPC32XX_CLK_DEFINE(SYSCLK_PERIPH_MUX, "sysclk_periph_mux",
  202. CLK_IGNORE_UNUSED,
  203. LPC32XX_CLK_SYS, LPC32XX_CLK_HCLK_DIV_PERIPH),
  204. LPC32XX_CLK_DEFINE(SYSCLK_HCLK_MUX, "sysclk_hclk_mux",
  205. CLK_IGNORE_UNUSED,
  206. LPC32XX_CLK_SYS, LPC32XX_CLK_HCLK_DIV),
  207. LPC32XX_CLK_DEFINE(SYSCLK_ARM_MUX, "sysclk_arm_mux", CLK_IGNORE_UNUSED,
  208. LPC32XX_CLK_SYS, LPC32XX_CLK_HCLK_PLL),
  209. LPC32XX_CLK_DEFINE(ARM_VFP, "vfp9", CLK_IGNORE_UNUSED,
  210. LPC32XX_CLK_ARM),
  211. LPC32XX_CLK_DEFINE(USB_PLL, "usb_pll",
  212. CLK_SET_RATE_GATE | CLK_SET_RATE_PARENT, LPC32XX_CLK_USB_DIV),
  213. LPC32XX_CLK_DEFINE(USB_DIV, "usb_div", 0x0, LPC32XX_CLK_OSC),
  214. LPC32XX_CLK_DEFINE(USB, "usb", 0x0, LPC32XX_CLK_USB_PLL),
  215. LPC32XX_CLK_DEFINE(DMA, "dma", 0x0, LPC32XX_CLK_HCLK),
  216. LPC32XX_CLK_DEFINE(MLC, "mlc", 0x0, LPC32XX_CLK_HCLK),
  217. LPC32XX_CLK_DEFINE(SLC, "slc", 0x0, LPC32XX_CLK_HCLK),
  218. LPC32XX_CLK_DEFINE(LCD, "lcd", 0x0, LPC32XX_CLK_HCLK),
  219. LPC32XX_CLK_DEFINE(MAC, "mac", 0x0, LPC32XX_CLK_HCLK),
  220. LPC32XX_CLK_DEFINE(SD, "sd", 0x0, LPC32XX_CLK_ARM),
  221. LPC32XX_CLK_DEFINE(DDRAM, "ddram", CLK_GET_RATE_NOCACHE,
  222. LPC32XX_CLK_SYSCLK_ARM_MUX),
  223. LPC32XX_CLK_DEFINE(SSP0, "ssp0", 0x0, LPC32XX_CLK_HCLK),
  224. LPC32XX_CLK_DEFINE(SSP1, "ssp1", 0x0, LPC32XX_CLK_HCLK),
  225. /*
  226. * CLK_GET_RATE_NOCACHE is needed, if UART clock is disabled, its
  227. * divider register does not contain information about selected rate.
  228. */
  229. LPC32XX_CLK_DEFINE(UART3, "uart3", CLK_GET_RATE_NOCACHE,
  230. LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
  231. LPC32XX_CLK_DEFINE(UART4, "uart4", CLK_GET_RATE_NOCACHE,
  232. LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
  233. LPC32XX_CLK_DEFINE(UART5, "uart5", CLK_GET_RATE_NOCACHE,
  234. LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
  235. LPC32XX_CLK_DEFINE(UART6, "uart6", CLK_GET_RATE_NOCACHE,
  236. LPC32XX_CLK_PERIPH, LPC32XX_CLK_HCLK),
  237. LPC32XX_CLK_DEFINE(IRDA, "irda", 0x0, LPC32XX_CLK_PERIPH),
  238. LPC32XX_CLK_DEFINE(I2C1, "i2c1", 0x0, LPC32XX_CLK_HCLK),
  239. LPC32XX_CLK_DEFINE(I2C2, "i2c2", 0x0, LPC32XX_CLK_HCLK),
  240. LPC32XX_CLK_DEFINE(TIMER0, "timer0", 0x0, LPC32XX_CLK_PERIPH),
  241. LPC32XX_CLK_DEFINE(TIMER1, "timer1", 0x0, LPC32XX_CLK_PERIPH),
  242. LPC32XX_CLK_DEFINE(TIMER2, "timer2", 0x0, LPC32XX_CLK_PERIPH),
  243. LPC32XX_CLK_DEFINE(TIMER3, "timer3", 0x0, LPC32XX_CLK_PERIPH),
  244. LPC32XX_CLK_DEFINE(TIMER4, "timer4", 0x0, LPC32XX_CLK_PERIPH),
  245. LPC32XX_CLK_DEFINE(TIMER5, "timer5", 0x0, LPC32XX_CLK_PERIPH),
  246. LPC32XX_CLK_DEFINE(WDOG, "watchdog", 0x0, LPC32XX_CLK_PERIPH),
  247. LPC32XX_CLK_DEFINE(I2S0, "i2s0", 0x0, LPC32XX_CLK_HCLK),
  248. LPC32XX_CLK_DEFINE(I2S1, "i2s1", 0x0, LPC32XX_CLK_HCLK),
  249. LPC32XX_CLK_DEFINE(SPI1, "spi1", 0x0, LPC32XX_CLK_HCLK),
  250. LPC32XX_CLK_DEFINE(SPI2, "spi2", 0x0, LPC32XX_CLK_HCLK),
  251. LPC32XX_CLK_DEFINE(MCPWM, "mcpwm", 0x0, LPC32XX_CLK_HCLK),
  252. LPC32XX_CLK_DEFINE(HSTIMER, "hstimer", 0x0, LPC32XX_CLK_PERIPH),
  253. LPC32XX_CLK_DEFINE(KEY, "key", 0x0, LPC32XX_CLK_RTC),
  254. LPC32XX_CLK_DEFINE(PWM1, "pwm1", 0x0,
  255. LPC32XX_CLK_RTC, LPC32XX_CLK_PERIPH),
  256. LPC32XX_CLK_DEFINE(PWM2, "pwm2", 0x0,
  257. LPC32XX_CLK_RTC, LPC32XX_CLK_PERIPH),
  258. LPC32XX_CLK_DEFINE(ADC, "adc", 0x0,
  259. LPC32XX_CLK_ADC_RTC, LPC32XX_CLK_ADC_DIV),
  260. LPC32XX_CLK_DEFINE(ADC_DIV, "adc_div", 0x0, LPC32XX_CLK_PERIPH),
  261. LPC32XX_CLK_DEFINE(ADC_RTC, "adc_rtc", 0x0, LPC32XX_CLK_RTC),
  262. LPC32XX_CLK_DEFINE(TEST1, "test1", 0x0,
  263. LPC32XX_CLK_PERIPH, LPC32XX_CLK_RTC, LPC32XX_CLK_OSC),
  264. LPC32XX_CLK_DEFINE(TEST2, "test2", 0x0,
  265. LPC32XX_CLK_HCLK, LPC32XX_CLK_PERIPH, LPC32XX_CLK_USB,
  266. LPC32XX_CLK_OSC, LPC32XX_CLK_PLL397X),
  267. /* USB controller clocks */
  268. LPC32XX_CLK_DEFINE(USB_AHB, "usb_ahb", 0x0, LPC32XX_CLK_USB),
  269. LPC32XX_CLK_DEFINE(USB_OTG, "usb_otg", 0x0, LPC32XX_CLK_USB_AHB),
  270. LPC32XX_CLK_DEFINE(USB_I2C, "usb_i2c", 0x0, LPC32XX_CLK_USB_AHB),
  271. LPC32XX_CLK_DEFINE(USB_DEV, "usb_dev", 0x0, LPC32XX_CLK_USB_OTG),
  272. LPC32XX_CLK_DEFINE(USB_HOST, "usb_host", 0x0, LPC32XX_CLK_USB_OTG),
  273. };
  274. struct lpc32xx_clk {
  275. struct clk_hw hw;
  276. u32 reg;
  277. u32 enable;
  278. u32 enable_mask;
  279. u32 disable;
  280. u32 disable_mask;
  281. u32 busy;
  282. u32 busy_mask;
  283. };
  284. enum clk_pll_mode {
  285. PLL_UNKNOWN,
  286. PLL_DIRECT,
  287. PLL_BYPASS,
  288. PLL_DIRECT_BYPASS,
  289. PLL_INTEGER,
  290. PLL_NON_INTEGER,
  291. };
  292. struct lpc32xx_pll_clk {
  293. struct clk_hw hw;
  294. u32 reg;
  295. u32 enable;
  296. unsigned long m_div;
  297. unsigned long n_div;
  298. unsigned long p_div;
  299. enum clk_pll_mode mode;
  300. };
  301. struct lpc32xx_usb_clk {
  302. struct clk_hw hw;
  303. u32 ctrl_enable;
  304. u32 ctrl_disable;
  305. u32 ctrl_mask;
  306. u32 enable;
  307. u32 busy;
  308. };
  309. struct lpc32xx_clk_mux {
  310. struct clk_hw hw;
  311. u32 reg;
  312. u32 mask;
  313. u8 shift;
  314. u32 *table;
  315. u8 flags;
  316. };
  317. struct lpc32xx_clk_div {
  318. struct clk_hw hw;
  319. u32 reg;
  320. u8 shift;
  321. u8 width;
  322. const struct clk_div_table *table;
  323. u8 flags;
  324. };
  325. struct lpc32xx_clk_gate {
  326. struct clk_hw hw;
  327. u32 reg;
  328. u8 bit_idx;
  329. u8 flags;
  330. };
  331. #define to_lpc32xx_clk(_hw) container_of(_hw, struct lpc32xx_clk, hw)
  332. #define to_lpc32xx_pll_clk(_hw) container_of(_hw, struct lpc32xx_pll_clk, hw)
  333. #define to_lpc32xx_usb_clk(_hw) container_of(_hw, struct lpc32xx_usb_clk, hw)
  334. #define to_lpc32xx_mux(_hw) container_of(_hw, struct lpc32xx_clk_mux, hw)
  335. #define to_lpc32xx_div(_hw) container_of(_hw, struct lpc32xx_clk_div, hw)
  336. #define to_lpc32xx_gate(_hw) container_of(_hw, struct lpc32xx_clk_gate, hw)
  337. static inline bool pll_is_valid(u64 val0, u64 val1, u64 min, u64 max)
  338. {
  339. return (val0 >= (val1 * min) && val0 <= (val1 * max));
  340. }
  341. static inline u32 lpc32xx_usb_clk_read(struct lpc32xx_usb_clk *clk)
  342. {
  343. return readl(usb_clk_vbase + LPC32XX_USB_CLK_STS);
  344. }
  345. static inline void lpc32xx_usb_clk_write(struct lpc32xx_usb_clk *clk, u32 val)
  346. {
  347. writel(val, usb_clk_vbase + LPC32XX_USB_CLK_CTRL);
  348. }
  349. static int clk_mask_enable(struct clk_hw *hw)
  350. {
  351. struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
  352. u32 val;
  353. regmap_read(clk_regmap, clk->reg, &val);
  354. if (clk->busy_mask && (val & clk->busy_mask) == clk->busy)
  355. return -EBUSY;
  356. return regmap_update_bits(clk_regmap, clk->reg,
  357. clk->enable_mask, clk->enable);
  358. }
  359. static void clk_mask_disable(struct clk_hw *hw)
  360. {
  361. struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
  362. regmap_update_bits(clk_regmap, clk->reg,
  363. clk->disable_mask, clk->disable);
  364. }
  365. static int clk_mask_is_enabled(struct clk_hw *hw)
  366. {
  367. struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
  368. u32 val;
  369. regmap_read(clk_regmap, clk->reg, &val);
  370. return ((val & clk->enable_mask) == clk->enable);
  371. }
  372. static const struct clk_ops clk_mask_ops = {
  373. .enable = clk_mask_enable,
  374. .disable = clk_mask_disable,
  375. .is_enabled = clk_mask_is_enabled,
  376. };
  377. static int clk_pll_enable(struct clk_hw *hw)
  378. {
  379. struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
  380. u32 val, count;
  381. regmap_update_bits(clk_regmap, clk->reg, clk->enable, clk->enable);
  382. for (count = 0; count < 1000; count++) {
  383. regmap_read(clk_regmap, clk->reg, &val);
  384. if (val & PLL_CTRL_LOCK)
  385. break;
  386. }
  387. if (val & PLL_CTRL_LOCK)
  388. return 0;
  389. return -ETIMEDOUT;
  390. }
  391. static void clk_pll_disable(struct clk_hw *hw)
  392. {
  393. struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
  394. regmap_update_bits(clk_regmap, clk->reg, clk->enable, 0x0);
  395. }
  396. static int clk_pll_is_enabled(struct clk_hw *hw)
  397. {
  398. struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
  399. u32 val;
  400. regmap_read(clk_regmap, clk->reg, &val);
  401. val &= clk->enable | PLL_CTRL_LOCK;
  402. if (val == (clk->enable | PLL_CTRL_LOCK))
  403. return 1;
  404. return 0;
  405. }
  406. static unsigned long clk_pll_397x_recalc_rate(struct clk_hw *hw,
  407. unsigned long parent_rate)
  408. {
  409. return parent_rate * 397;
  410. }
  411. static unsigned long clk_pll_recalc_rate(struct clk_hw *hw,
  412. unsigned long parent_rate)
  413. {
  414. struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
  415. bool is_direct, is_bypass, is_feedback;
  416. unsigned long rate, cco_rate, ref_rate;
  417. u32 val;
  418. regmap_read(clk_regmap, clk->reg, &val);
  419. is_direct = val & PLL_CTRL_DIRECT;
  420. is_bypass = val & PLL_CTRL_BYPASS;
  421. is_feedback = val & PLL_CTRL_FEEDBACK;
  422. clk->m_div = ((val & PLL_CTRL_FEEDDIV) >> 1) + 1;
  423. clk->n_div = ((val & PLL_CTRL_PREDIV) >> 9) + 1;
  424. clk->p_div = ((val & PLL_CTRL_POSTDIV) >> 11) + 1;
  425. if (is_direct && is_bypass) {
  426. clk->p_div = 0;
  427. clk->mode = PLL_DIRECT_BYPASS;
  428. return parent_rate;
  429. }
  430. if (is_bypass) {
  431. clk->mode = PLL_BYPASS;
  432. return parent_rate / (1 << clk->p_div);
  433. }
  434. if (is_direct) {
  435. clk->p_div = 0;
  436. clk->mode = PLL_DIRECT;
  437. }
  438. ref_rate = parent_rate / clk->n_div;
  439. rate = cco_rate = ref_rate * clk->m_div;
  440. if (!is_direct) {
  441. if (is_feedback) {
  442. cco_rate *= (1 << clk->p_div);
  443. clk->mode = PLL_INTEGER;
  444. } else {
  445. rate /= (1 << clk->p_div);
  446. clk->mode = PLL_NON_INTEGER;
  447. }
  448. }
  449. pr_debug("%s: %lu: 0x%x: %d/%d/%d, %lu/%lu/%d => %lu\n",
  450. clk_hw_get_name(hw),
  451. parent_rate, val, is_direct, is_bypass, is_feedback,
  452. clk->n_div, clk->m_div, (1 << clk->p_div), rate);
  453. if (clk_pll_is_enabled(hw) &&
  454. !(pll_is_valid(parent_rate, 1, 1000000, 20000000)
  455. && pll_is_valid(cco_rate, 1, 156000000, 320000000)
  456. && pll_is_valid(ref_rate, 1, 1000000, 27000000)))
  457. pr_err("%s: PLL clocks are not in valid ranges: %lu/%lu/%lu\n",
  458. clk_hw_get_name(hw),
  459. parent_rate, cco_rate, ref_rate);
  460. return rate;
  461. }
  462. static int clk_pll_set_rate(struct clk_hw *hw, unsigned long rate,
  463. unsigned long parent_rate)
  464. {
  465. struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
  466. u32 val;
  467. unsigned long new_rate;
  468. /* Validate PLL clock parameters computed on round rate stage */
  469. switch (clk->mode) {
  470. case PLL_DIRECT:
  471. val = PLL_CTRL_DIRECT;
  472. val |= (clk->m_div - 1) << 1;
  473. val |= (clk->n_div - 1) << 9;
  474. new_rate = (parent_rate * clk->m_div) / clk->n_div;
  475. break;
  476. case PLL_BYPASS:
  477. val = PLL_CTRL_BYPASS;
  478. val |= (clk->p_div - 1) << 11;
  479. new_rate = parent_rate / (1 << (clk->p_div));
  480. break;
  481. case PLL_DIRECT_BYPASS:
  482. val = PLL_CTRL_DIRECT | PLL_CTRL_BYPASS;
  483. new_rate = parent_rate;
  484. break;
  485. case PLL_INTEGER:
  486. val = PLL_CTRL_FEEDBACK;
  487. val |= (clk->m_div - 1) << 1;
  488. val |= (clk->n_div - 1) << 9;
  489. val |= (clk->p_div - 1) << 11;
  490. new_rate = (parent_rate * clk->m_div) / clk->n_div;
  491. break;
  492. case PLL_NON_INTEGER:
  493. val = 0x0;
  494. val |= (clk->m_div - 1) << 1;
  495. val |= (clk->n_div - 1) << 9;
  496. val |= (clk->p_div - 1) << 11;
  497. new_rate = (parent_rate * clk->m_div) /
  498. (clk->n_div * (1 << clk->p_div));
  499. break;
  500. default:
  501. return -EINVAL;
  502. }
  503. /* Sanity check that round rate is equal to the requested one */
  504. if (new_rate != rate)
  505. return -EINVAL;
  506. return regmap_update_bits(clk_regmap, clk->reg, 0x1FFFF, val);
  507. }
  508. static long clk_hclk_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  509. unsigned long *parent_rate)
  510. {
  511. struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
  512. u64 m_i, o = rate, i = *parent_rate, d = (u64)rate << 6;
  513. u64 m = 0, n = 0, p = 0;
  514. int p_i, n_i;
  515. pr_debug("%s: %lu/%lu\n", clk_hw_get_name(hw), *parent_rate, rate);
  516. if (rate > 266500000)
  517. return -EINVAL;
  518. /* Have to check all 20 possibilities to find the minimal M */
  519. for (p_i = 4; p_i >= 0; p_i--) {
  520. for (n_i = 4; n_i > 0; n_i--) {
  521. m_i = div64_u64(o * n_i * (1 << p_i), i);
  522. /* Check for valid PLL parameter constraints */
  523. if (!(m_i && m_i <= 256
  524. && pll_is_valid(i, n_i, 1000000, 27000000)
  525. && pll_is_valid(i * m_i * (1 << p_i), n_i,
  526. 156000000, 320000000)))
  527. continue;
  528. /* Store some intermediate valid parameters */
  529. if (o * n_i * (1 << p_i) - i * m_i <= d) {
  530. m = m_i;
  531. n = n_i;
  532. p = p_i;
  533. d = o * n_i * (1 << p_i) - i * m_i;
  534. }
  535. }
  536. }
  537. if (d == (u64)rate << 6) {
  538. pr_err("%s: %lu: no valid PLL parameters are found\n",
  539. clk_hw_get_name(hw), rate);
  540. return -EINVAL;
  541. }
  542. clk->m_div = m;
  543. clk->n_div = n;
  544. clk->p_div = p;
  545. /* Set only direct or non-integer mode of PLL */
  546. if (!p)
  547. clk->mode = PLL_DIRECT;
  548. else
  549. clk->mode = PLL_NON_INTEGER;
  550. o = div64_u64(i * m, n * (1 << p));
  551. if (!d)
  552. pr_debug("%s: %lu: found exact match: %llu/%llu/%llu\n",
  553. clk_hw_get_name(hw), rate, m, n, p);
  554. else
  555. pr_debug("%s: %lu: found closest: %llu/%llu/%llu - %llu\n",
  556. clk_hw_get_name(hw), rate, m, n, p, o);
  557. return o;
  558. }
  559. static long clk_usb_pll_round_rate(struct clk_hw *hw, unsigned long rate,
  560. unsigned long *parent_rate)
  561. {
  562. struct lpc32xx_pll_clk *clk = to_lpc32xx_pll_clk(hw);
  563. struct clk_hw *usb_div_hw, *osc_hw;
  564. u64 d_i, n_i, m, o;
  565. pr_debug("%s: %lu/%lu\n", clk_hw_get_name(hw), *parent_rate, rate);
  566. /*
  567. * The only supported USB clock is 48MHz, with PLL internal constraints
  568. * on Fclkin, Fcco and Fref this implies that Fcco must be 192MHz
  569. * and post-divider must be 4, this slightly simplifies calculation of
  570. * USB divider, USB PLL N and M parameters.
  571. */
  572. if (rate != 48000000)
  573. return -EINVAL;
  574. /* USB divider clock */
  575. usb_div_hw = clk_hw_get_parent_by_index(hw, 0);
  576. if (!usb_div_hw)
  577. return -EINVAL;
  578. /* Main oscillator clock */
  579. osc_hw = clk_hw_get_parent_by_index(usb_div_hw, 0);
  580. if (!osc_hw)
  581. return -EINVAL;
  582. o = clk_hw_get_rate(osc_hw); /* must be in range 1..20 MHz */
  583. /* Check if valid USB divider and USB PLL parameters exists */
  584. for (d_i = 16; d_i >= 1; d_i--) {
  585. for (n_i = 1; n_i <= 4; n_i++) {
  586. m = div64_u64(192000000 * d_i * n_i, o);
  587. if (!(m && m <= 256
  588. && m * o == 192000000 * d_i * n_i
  589. && pll_is_valid(o, d_i, 1000000, 20000000)
  590. && pll_is_valid(o, d_i * n_i, 1000000, 27000000)))
  591. continue;
  592. clk->n_div = n_i;
  593. clk->m_div = m;
  594. clk->p_div = 2;
  595. clk->mode = PLL_NON_INTEGER;
  596. *parent_rate = div64_u64(o, d_i);
  597. return rate;
  598. }
  599. }
  600. return -EINVAL;
  601. }
  602. #define LPC32XX_DEFINE_PLL_OPS(_name, _rc, _sr, _rr) \
  603. static const struct clk_ops clk_ ##_name ## _ops = { \
  604. .enable = clk_pll_enable, \
  605. .disable = clk_pll_disable, \
  606. .is_enabled = clk_pll_is_enabled, \
  607. .recalc_rate = _rc, \
  608. .set_rate = _sr, \
  609. .round_rate = _rr, \
  610. }
  611. LPC32XX_DEFINE_PLL_OPS(pll_397x, clk_pll_397x_recalc_rate, NULL, NULL);
  612. LPC32XX_DEFINE_PLL_OPS(hclk_pll, clk_pll_recalc_rate,
  613. clk_pll_set_rate, clk_hclk_pll_round_rate);
  614. LPC32XX_DEFINE_PLL_OPS(usb_pll, clk_pll_recalc_rate,
  615. clk_pll_set_rate, clk_usb_pll_round_rate);
  616. static int clk_ddram_is_enabled(struct clk_hw *hw)
  617. {
  618. struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
  619. u32 val;
  620. regmap_read(clk_regmap, clk->reg, &val);
  621. val &= clk->enable_mask | clk->busy_mask;
  622. return (val == (BIT(7) | BIT(0)) ||
  623. val == (BIT(8) | BIT(1)));
  624. }
  625. static int clk_ddram_enable(struct clk_hw *hw)
  626. {
  627. struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
  628. u32 val, hclk_div;
  629. regmap_read(clk_regmap, clk->reg, &val);
  630. hclk_div = val & clk->busy_mask;
  631. /*
  632. * DDRAM clock must be 2 times higher than HCLK,
  633. * this implies DDRAM clock can not be enabled,
  634. * if HCLK clock rate is equal to ARM clock rate
  635. */
  636. if (hclk_div == 0x0 || hclk_div == (BIT(1) | BIT(0)))
  637. return -EINVAL;
  638. return regmap_update_bits(clk_regmap, clk->reg,
  639. clk->enable_mask, hclk_div << 7);
  640. }
  641. static unsigned long clk_ddram_recalc_rate(struct clk_hw *hw,
  642. unsigned long parent_rate)
  643. {
  644. struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
  645. u32 val;
  646. if (!clk_ddram_is_enabled(hw))
  647. return 0;
  648. regmap_read(clk_regmap, clk->reg, &val);
  649. val &= clk->enable_mask;
  650. return parent_rate / (val >> 7);
  651. }
  652. static const struct clk_ops clk_ddram_ops = {
  653. .enable = clk_ddram_enable,
  654. .disable = clk_mask_disable,
  655. .is_enabled = clk_ddram_is_enabled,
  656. .recalc_rate = clk_ddram_recalc_rate,
  657. };
  658. static unsigned long lpc32xx_clk_uart_recalc_rate(struct clk_hw *hw,
  659. unsigned long parent_rate)
  660. {
  661. struct lpc32xx_clk *clk = to_lpc32xx_clk(hw);
  662. u32 val, x, y;
  663. regmap_read(clk_regmap, clk->reg, &val);
  664. x = (val & 0xFF00) >> 8;
  665. y = val & 0xFF;
  666. if (x && y)
  667. return (parent_rate * x) / y;
  668. else
  669. return 0;
  670. }
  671. static const struct clk_ops lpc32xx_uart_div_ops = {
  672. .recalc_rate = lpc32xx_clk_uart_recalc_rate,
  673. };
  674. static const struct clk_div_table clk_hclk_div_table[] = {
  675. { .val = 0, .div = 1 },
  676. { .val = 1, .div = 2 },
  677. { .val = 2, .div = 4 },
  678. { },
  679. };
  680. static u32 test1_mux_table[] = { 0, 1, 2, };
  681. static u32 test2_mux_table[] = { 0, 1, 2, 5, 7, };
  682. static int clk_usb_enable(struct clk_hw *hw)
  683. {
  684. struct lpc32xx_usb_clk *clk = to_lpc32xx_usb_clk(hw);
  685. u32 val, ctrl_val, count;
  686. pr_debug("%s: 0x%x\n", clk_hw_get_name(hw), clk->enable);
  687. if (clk->ctrl_mask) {
  688. regmap_read(clk_regmap, LPC32XX_CLKPWR_USB_CTRL, &ctrl_val);
  689. regmap_update_bits(clk_regmap, LPC32XX_CLKPWR_USB_CTRL,
  690. clk->ctrl_mask, clk->ctrl_enable);
  691. }
  692. val = lpc32xx_usb_clk_read(clk);
  693. if (clk->busy && (val & clk->busy) == clk->busy) {
  694. if (clk->ctrl_mask)
  695. regmap_write(clk_regmap, LPC32XX_CLKPWR_USB_CTRL,
  696. ctrl_val);
  697. return -EBUSY;
  698. }
  699. val |= clk->enable;
  700. lpc32xx_usb_clk_write(clk, val);
  701. for (count = 0; count < 1000; count++) {
  702. val = lpc32xx_usb_clk_read(clk);
  703. if ((val & clk->enable) == clk->enable)
  704. break;
  705. }
  706. if ((val & clk->enable) == clk->enable)
  707. return 0;
  708. if (clk->ctrl_mask)
  709. regmap_write(clk_regmap, LPC32XX_CLKPWR_USB_CTRL, ctrl_val);
  710. return -ETIMEDOUT;
  711. }
  712. static void clk_usb_disable(struct clk_hw *hw)
  713. {
  714. struct lpc32xx_usb_clk *clk = to_lpc32xx_usb_clk(hw);
  715. u32 val = lpc32xx_usb_clk_read(clk);
  716. val &= ~clk->enable;
  717. lpc32xx_usb_clk_write(clk, val);
  718. if (clk->ctrl_mask)
  719. regmap_update_bits(clk_regmap, LPC32XX_CLKPWR_USB_CTRL,
  720. clk->ctrl_mask, clk->ctrl_disable);
  721. }
  722. static int clk_usb_is_enabled(struct clk_hw *hw)
  723. {
  724. struct lpc32xx_usb_clk *clk = to_lpc32xx_usb_clk(hw);
  725. u32 ctrl_val, val;
  726. if (clk->ctrl_mask) {
  727. regmap_read(clk_regmap, LPC32XX_CLKPWR_USB_CTRL, &ctrl_val);
  728. if ((ctrl_val & clk->ctrl_mask) != clk->ctrl_enable)
  729. return 0;
  730. }
  731. val = lpc32xx_usb_clk_read(clk);
  732. return ((val & clk->enable) == clk->enable);
  733. }
  734. static unsigned long clk_usb_i2c_recalc_rate(struct clk_hw *hw,
  735. unsigned long parent_rate)
  736. {
  737. return clk_get_rate(clk[LPC32XX_CLK_PERIPH]);
  738. }
  739. static const struct clk_ops clk_usb_ops = {
  740. .enable = clk_usb_enable,
  741. .disable = clk_usb_disable,
  742. .is_enabled = clk_usb_is_enabled,
  743. };
  744. static const struct clk_ops clk_usb_i2c_ops = {
  745. .enable = clk_usb_enable,
  746. .disable = clk_usb_disable,
  747. .is_enabled = clk_usb_is_enabled,
  748. .recalc_rate = clk_usb_i2c_recalc_rate,
  749. };
  750. static int lpc32xx_clk_gate_enable(struct clk_hw *hw)
  751. {
  752. struct lpc32xx_clk_gate *clk = to_lpc32xx_gate(hw);
  753. u32 mask = BIT(clk->bit_idx);
  754. u32 val = (clk->flags & CLK_GATE_SET_TO_DISABLE ? 0x0 : mask);
  755. return regmap_update_bits(clk_regmap, clk->reg, mask, val);
  756. }
  757. static void lpc32xx_clk_gate_disable(struct clk_hw *hw)
  758. {
  759. struct lpc32xx_clk_gate *clk = to_lpc32xx_gate(hw);
  760. u32 mask = BIT(clk->bit_idx);
  761. u32 val = (clk->flags & CLK_GATE_SET_TO_DISABLE ? mask : 0x0);
  762. regmap_update_bits(clk_regmap, clk->reg, mask, val);
  763. }
  764. static int lpc32xx_clk_gate_is_enabled(struct clk_hw *hw)
  765. {
  766. struct lpc32xx_clk_gate *clk = to_lpc32xx_gate(hw);
  767. u32 val;
  768. bool is_set;
  769. regmap_read(clk_regmap, clk->reg, &val);
  770. is_set = val & BIT(clk->bit_idx);
  771. return (clk->flags & CLK_GATE_SET_TO_DISABLE ? !is_set : is_set);
  772. }
  773. static const struct clk_ops lpc32xx_clk_gate_ops = {
  774. .enable = lpc32xx_clk_gate_enable,
  775. .disable = lpc32xx_clk_gate_disable,
  776. .is_enabled = lpc32xx_clk_gate_is_enabled,
  777. };
  778. #define div_mask(width) ((1 << (width)) - 1)
  779. static unsigned int _get_table_div(const struct clk_div_table *table,
  780. unsigned int val)
  781. {
  782. const struct clk_div_table *clkt;
  783. for (clkt = table; clkt->div; clkt++)
  784. if (clkt->val == val)
  785. return clkt->div;
  786. return 0;
  787. }
  788. static unsigned int _get_div(const struct clk_div_table *table,
  789. unsigned int val, unsigned long flags, u8 width)
  790. {
  791. if (flags & CLK_DIVIDER_ONE_BASED)
  792. return val;
  793. if (table)
  794. return _get_table_div(table, val);
  795. return val + 1;
  796. }
  797. static unsigned long clk_divider_recalc_rate(struct clk_hw *hw,
  798. unsigned long parent_rate)
  799. {
  800. struct lpc32xx_clk_div *divider = to_lpc32xx_div(hw);
  801. unsigned int val;
  802. regmap_read(clk_regmap, divider->reg, &val);
  803. val >>= divider->shift;
  804. val &= div_mask(divider->width);
  805. return divider_recalc_rate(hw, parent_rate, val, divider->table,
  806. divider->flags, divider->width);
  807. }
  808. static long clk_divider_round_rate(struct clk_hw *hw, unsigned long rate,
  809. unsigned long *prate)
  810. {
  811. struct lpc32xx_clk_div *divider = to_lpc32xx_div(hw);
  812. unsigned int bestdiv;
  813. /* if read only, just return current value */
  814. if (divider->flags & CLK_DIVIDER_READ_ONLY) {
  815. regmap_read(clk_regmap, divider->reg, &bestdiv);
  816. bestdiv >>= divider->shift;
  817. bestdiv &= div_mask(divider->width);
  818. bestdiv = _get_div(divider->table, bestdiv, divider->flags,
  819. divider->width);
  820. return DIV_ROUND_UP(*prate, bestdiv);
  821. }
  822. return divider_round_rate(hw, rate, prate, divider->table,
  823. divider->width, divider->flags);
  824. }
  825. static int clk_divider_set_rate(struct clk_hw *hw, unsigned long rate,
  826. unsigned long parent_rate)
  827. {
  828. struct lpc32xx_clk_div *divider = to_lpc32xx_div(hw);
  829. unsigned int value;
  830. value = divider_get_val(rate, parent_rate, divider->table,
  831. divider->width, divider->flags);
  832. return regmap_update_bits(clk_regmap, divider->reg,
  833. div_mask(divider->width) << divider->shift,
  834. value << divider->shift);
  835. }
  836. static const struct clk_ops lpc32xx_clk_divider_ops = {
  837. .recalc_rate = clk_divider_recalc_rate,
  838. .round_rate = clk_divider_round_rate,
  839. .set_rate = clk_divider_set_rate,
  840. };
  841. static u8 clk_mux_get_parent(struct clk_hw *hw)
  842. {
  843. struct lpc32xx_clk_mux *mux = to_lpc32xx_mux(hw);
  844. u32 num_parents = clk_hw_get_num_parents(hw);
  845. u32 val;
  846. regmap_read(clk_regmap, mux->reg, &val);
  847. val >>= mux->shift;
  848. val &= mux->mask;
  849. if (mux->table) {
  850. u32 i;
  851. for (i = 0; i < num_parents; i++)
  852. if (mux->table[i] == val)
  853. return i;
  854. return -EINVAL;
  855. }
  856. if (val >= num_parents)
  857. return -EINVAL;
  858. return val;
  859. }
  860. static int clk_mux_set_parent(struct clk_hw *hw, u8 index)
  861. {
  862. struct lpc32xx_clk_mux *mux = to_lpc32xx_mux(hw);
  863. if (mux->table)
  864. index = mux->table[index];
  865. return regmap_update_bits(clk_regmap, mux->reg,
  866. mux->mask << mux->shift, index << mux->shift);
  867. }
  868. static const struct clk_ops lpc32xx_clk_mux_ro_ops = {
  869. .get_parent = clk_mux_get_parent,
  870. };
  871. static const struct clk_ops lpc32xx_clk_mux_ops = {
  872. .get_parent = clk_mux_get_parent,
  873. .set_parent = clk_mux_set_parent,
  874. .determine_rate = __clk_mux_determine_rate,
  875. };
  876. enum lpc32xx_clk_type {
  877. CLK_FIXED,
  878. CLK_MUX,
  879. CLK_DIV,
  880. CLK_GATE,
  881. CLK_COMPOSITE,
  882. CLK_LPC32XX,
  883. CLK_LPC32XX_PLL,
  884. CLK_LPC32XX_USB,
  885. };
  886. struct clk_hw_proto0 {
  887. const struct clk_ops *ops;
  888. union {
  889. struct lpc32xx_pll_clk pll;
  890. struct lpc32xx_clk clk;
  891. struct lpc32xx_usb_clk usb_clk;
  892. struct lpc32xx_clk_mux mux;
  893. struct lpc32xx_clk_div div;
  894. struct lpc32xx_clk_gate gate;
  895. };
  896. };
  897. struct clk_hw_proto1 {
  898. struct clk_hw_proto0 *mux;
  899. struct clk_hw_proto0 *div;
  900. struct clk_hw_proto0 *gate;
  901. };
  902. struct clk_hw_proto {
  903. enum lpc32xx_clk_type type;
  904. union {
  905. struct clk_fixed_rate f;
  906. struct clk_hw_proto0 hw0;
  907. struct clk_hw_proto1 hw1;
  908. };
  909. };
  910. #define LPC32XX_DEFINE_FIXED(_idx, _rate, _flags) \
  911. [CLK_PREFIX(_idx)] = { \
  912. .type = CLK_FIXED, \
  913. { \
  914. .f = { \
  915. .fixed_rate = (_rate), \
  916. .flags = (_flags), \
  917. }, \
  918. }, \
  919. }
  920. #define LPC32XX_DEFINE_PLL(_idx, _name, _reg, _enable) \
  921. [CLK_PREFIX(_idx)] = { \
  922. .type = CLK_LPC32XX_PLL, \
  923. { \
  924. .hw0 = { \
  925. .ops = &clk_ ##_name ## _ops, \
  926. { \
  927. .pll = { \
  928. .reg = LPC32XX_CLKPWR_ ## _reg, \
  929. .enable = (_enable), \
  930. }, \
  931. }, \
  932. }, \
  933. }, \
  934. }
  935. #define LPC32XX_DEFINE_MUX(_idx, _reg, _shift, _mask, _table, _flags) \
  936. [CLK_PREFIX(_idx)] = { \
  937. .type = CLK_MUX, \
  938. { \
  939. .hw0 = { \
  940. .ops = (_flags & CLK_MUX_READ_ONLY ? \
  941. &lpc32xx_clk_mux_ro_ops : \
  942. &lpc32xx_clk_mux_ops), \
  943. { \
  944. .mux = { \
  945. .reg = LPC32XX_CLKPWR_ ## _reg, \
  946. .mask = (_mask), \
  947. .shift = (_shift), \
  948. .table = (_table), \
  949. .flags = (_flags), \
  950. }, \
  951. }, \
  952. }, \
  953. }, \
  954. }
  955. #define LPC32XX_DEFINE_DIV(_idx, _reg, _shift, _width, _table, _flags) \
  956. [CLK_PREFIX(_idx)] = { \
  957. .type = CLK_DIV, \
  958. { \
  959. .hw0 = { \
  960. .ops = &lpc32xx_clk_divider_ops, \
  961. { \
  962. .div = { \
  963. .reg = LPC32XX_CLKPWR_ ## _reg, \
  964. .shift = (_shift), \
  965. .width = (_width), \
  966. .table = (_table), \
  967. .flags = (_flags), \
  968. }, \
  969. }, \
  970. }, \
  971. }, \
  972. }
  973. #define LPC32XX_DEFINE_GATE(_idx, _reg, _bit, _flags) \
  974. [CLK_PREFIX(_idx)] = { \
  975. .type = CLK_GATE, \
  976. { \
  977. .hw0 = { \
  978. .ops = &lpc32xx_clk_gate_ops, \
  979. { \
  980. .gate = { \
  981. .reg = LPC32XX_CLKPWR_ ## _reg, \
  982. .bit_idx = (_bit), \
  983. .flags = (_flags), \
  984. }, \
  985. }, \
  986. }, \
  987. }, \
  988. }
  989. #define LPC32XX_DEFINE_CLK(_idx, _reg, _e, _em, _d, _dm, _b, _bm, _ops) \
  990. [CLK_PREFIX(_idx)] = { \
  991. .type = CLK_LPC32XX, \
  992. { \
  993. .hw0 = { \
  994. .ops = &(_ops), \
  995. { \
  996. .clk = { \
  997. .reg = LPC32XX_CLKPWR_ ## _reg, \
  998. .enable = (_e), \
  999. .enable_mask = (_em), \
  1000. .disable = (_d), \
  1001. .disable_mask = (_dm), \
  1002. .busy = (_b), \
  1003. .busy_mask = (_bm), \
  1004. }, \
  1005. }, \
  1006. }, \
  1007. }, \
  1008. }
  1009. #define LPC32XX_DEFINE_USB(_idx, _ce, _cd, _cm, _e, _b, _ops) \
  1010. [CLK_PREFIX(_idx)] = { \
  1011. .type = CLK_LPC32XX_USB, \
  1012. { \
  1013. .hw0 = { \
  1014. .ops = &(_ops), \
  1015. { \
  1016. .usb_clk = { \
  1017. .ctrl_enable = (_ce), \
  1018. .ctrl_disable = (_cd), \
  1019. .ctrl_mask = (_cm), \
  1020. .enable = (_e), \
  1021. .busy = (_b), \
  1022. } \
  1023. }, \
  1024. } \
  1025. }, \
  1026. }
  1027. #define LPC32XX_DEFINE_COMPOSITE(_idx, _mux, _div, _gate) \
  1028. [CLK_PREFIX(_idx)] = { \
  1029. .type = CLK_COMPOSITE, \
  1030. { \
  1031. .hw1 = { \
  1032. .mux = (CLK_PREFIX(_mux) == LPC32XX_CLK__NULL ? NULL : \
  1033. &clk_hw_proto[CLK_PREFIX(_mux)].hw0), \
  1034. .div = (CLK_PREFIX(_div) == LPC32XX_CLK__NULL ? NULL : \
  1035. &clk_hw_proto[CLK_PREFIX(_div)].hw0), \
  1036. .gate = (CLK_PREFIX(_gate) == LPC32XX_CLK__NULL ? NULL :\
  1037. &clk_hw_proto[CLK_PREFIX(_gate)].hw0), \
  1038. }, \
  1039. }, \
  1040. }
  1041. static struct clk_hw_proto clk_hw_proto[LPC32XX_CLK_HW_MAX] = {
  1042. LPC32XX_DEFINE_FIXED(RTC, 32768, 0),
  1043. LPC32XX_DEFINE_PLL(PLL397X, pll_397x, HCLKPLL_CTRL, BIT(1)),
  1044. LPC32XX_DEFINE_PLL(HCLK_PLL, hclk_pll, HCLKPLL_CTRL, PLL_CTRL_ENABLE),
  1045. LPC32XX_DEFINE_PLL(USB_PLL, usb_pll, USB_CTRL, PLL_CTRL_ENABLE),
  1046. LPC32XX_DEFINE_GATE(OSC, OSC_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
  1047. LPC32XX_DEFINE_GATE(USB, USB_CTRL, 18, 0),
  1048. LPC32XX_DEFINE_DIV(HCLK_DIV_PERIPH, HCLKDIV_CTRL, 2, 5, NULL,
  1049. CLK_DIVIDER_READ_ONLY),
  1050. LPC32XX_DEFINE_DIV(HCLK_DIV, HCLKDIV_CTRL, 0, 2, clk_hclk_div_table,
  1051. CLK_DIVIDER_READ_ONLY),
  1052. /* Register 3 read-only muxes with a single control PWR_CTRL[2] */
  1053. LPC32XX_DEFINE_MUX(SYSCLK_PERIPH_MUX, PWR_CTRL, 2, 0x1, NULL,
  1054. CLK_MUX_READ_ONLY),
  1055. LPC32XX_DEFINE_MUX(SYSCLK_HCLK_MUX, PWR_CTRL, 2, 0x1, NULL,
  1056. CLK_MUX_READ_ONLY),
  1057. LPC32XX_DEFINE_MUX(SYSCLK_ARM_MUX, PWR_CTRL, 2, 0x1, NULL,
  1058. CLK_MUX_READ_ONLY),
  1059. /* Register 2 read-only muxes with a single control PWR_CTRL[10] */
  1060. LPC32XX_DEFINE_MUX(PERIPH_HCLK_MUX, PWR_CTRL, 10, 0x1, NULL,
  1061. CLK_MUX_READ_ONLY),
  1062. LPC32XX_DEFINE_MUX(PERIPH_ARM_MUX, PWR_CTRL, 10, 0x1, NULL,
  1063. CLK_MUX_READ_ONLY),
  1064. /* 3 always on gates with a single control PWR_CTRL[0] same as OSC */
  1065. LPC32XX_DEFINE_GATE(PERIPH, PWR_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
  1066. LPC32XX_DEFINE_GATE(HCLK, PWR_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
  1067. LPC32XX_DEFINE_GATE(ARM, PWR_CTRL, 0, CLK_GATE_SET_TO_DISABLE),
  1068. LPC32XX_DEFINE_GATE(ARM_VFP, DEBUG_CTRL, 4, 0),
  1069. LPC32XX_DEFINE_GATE(DMA, DMA_CLK_CTRL, 0, 0),
  1070. LPC32XX_DEFINE_CLK(DDRAM, HCLKDIV_CTRL, 0x0, BIT(8) | BIT(7),
  1071. 0x0, BIT(8) | BIT(7), 0x0, BIT(1) | BIT(0), clk_ddram_ops),
  1072. LPC32XX_DEFINE_GATE(TIMER0, TIMCLK_CTRL1, 2, 0),
  1073. LPC32XX_DEFINE_GATE(TIMER1, TIMCLK_CTRL1, 3, 0),
  1074. LPC32XX_DEFINE_GATE(TIMER2, TIMCLK_CTRL1, 4, 0),
  1075. LPC32XX_DEFINE_GATE(TIMER3, TIMCLK_CTRL1, 5, 0),
  1076. LPC32XX_DEFINE_GATE(TIMER4, TIMCLK_CTRL1, 0, 0),
  1077. LPC32XX_DEFINE_GATE(TIMER5, TIMCLK_CTRL1, 1, 0),
  1078. LPC32XX_DEFINE_GATE(SSP0, SSP_CTRL, 0, 0),
  1079. LPC32XX_DEFINE_GATE(SSP1, SSP_CTRL, 1, 0),
  1080. LPC32XX_DEFINE_GATE(SPI1, SPI_CTRL, 0, 0),
  1081. LPC32XX_DEFINE_GATE(SPI2, SPI_CTRL, 4, 0),
  1082. LPC32XX_DEFINE_GATE(I2S0, I2S_CTRL, 0, 0),
  1083. LPC32XX_DEFINE_GATE(I2S1, I2S_CTRL, 1, 0),
  1084. LPC32XX_DEFINE_GATE(I2C1, I2CCLK_CTRL, 0, 0),
  1085. LPC32XX_DEFINE_GATE(I2C2, I2CCLK_CTRL, 1, 0),
  1086. LPC32XX_DEFINE_GATE(WDOG, TIMCLK_CTRL, 0, 0),
  1087. LPC32XX_DEFINE_GATE(HSTIMER, TIMCLK_CTRL, 1, 0),
  1088. LPC32XX_DEFINE_GATE(KEY, KEYCLK_CTRL, 0, 0),
  1089. LPC32XX_DEFINE_GATE(MCPWM, TIMCLK_CTRL1, 6, 0),
  1090. LPC32XX_DEFINE_MUX(PWM1_MUX, PWMCLK_CTRL, 1, 0x1, NULL, 0),
  1091. LPC32XX_DEFINE_DIV(PWM1_DIV, PWMCLK_CTRL, 4, 4, NULL,
  1092. CLK_DIVIDER_ONE_BASED),
  1093. LPC32XX_DEFINE_GATE(PWM1_GATE, PWMCLK_CTRL, 0, 0),
  1094. LPC32XX_DEFINE_COMPOSITE(PWM1, PWM1_MUX, PWM1_DIV, PWM1_GATE),
  1095. LPC32XX_DEFINE_MUX(PWM2_MUX, PWMCLK_CTRL, 3, 0x1, NULL, 0),
  1096. LPC32XX_DEFINE_DIV(PWM2_DIV, PWMCLK_CTRL, 8, 4, NULL,
  1097. CLK_DIVIDER_ONE_BASED),
  1098. LPC32XX_DEFINE_GATE(PWM2_GATE, PWMCLK_CTRL, 2, 0),
  1099. LPC32XX_DEFINE_COMPOSITE(PWM2, PWM2_MUX, PWM2_DIV, PWM2_GATE),
  1100. LPC32XX_DEFINE_MUX(UART3_MUX, UART3_CLK_CTRL, 16, 0x1, NULL, 0),
  1101. LPC32XX_DEFINE_CLK(UART3_DIV, UART3_CLK_CTRL,
  1102. 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
  1103. LPC32XX_DEFINE_GATE(UART3_GATE, UART_CLK_CTRL, 0, 0),
  1104. LPC32XX_DEFINE_COMPOSITE(UART3, UART3_MUX, UART3_DIV, UART3_GATE),
  1105. LPC32XX_DEFINE_MUX(UART4_MUX, UART4_CLK_CTRL, 16, 0x1, NULL, 0),
  1106. LPC32XX_DEFINE_CLK(UART4_DIV, UART4_CLK_CTRL,
  1107. 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
  1108. LPC32XX_DEFINE_GATE(UART4_GATE, UART_CLK_CTRL, 1, 0),
  1109. LPC32XX_DEFINE_COMPOSITE(UART4, UART4_MUX, UART4_DIV, UART4_GATE),
  1110. LPC32XX_DEFINE_MUX(UART5_MUX, UART5_CLK_CTRL, 16, 0x1, NULL, 0),
  1111. LPC32XX_DEFINE_CLK(UART5_DIV, UART5_CLK_CTRL,
  1112. 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
  1113. LPC32XX_DEFINE_GATE(UART5_GATE, UART_CLK_CTRL, 2, 0),
  1114. LPC32XX_DEFINE_COMPOSITE(UART5, UART5_MUX, UART5_DIV, UART5_GATE),
  1115. LPC32XX_DEFINE_MUX(UART6_MUX, UART6_CLK_CTRL, 16, 0x1, NULL, 0),
  1116. LPC32XX_DEFINE_CLK(UART6_DIV, UART6_CLK_CTRL,
  1117. 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
  1118. LPC32XX_DEFINE_GATE(UART6_GATE, UART_CLK_CTRL, 3, 0),
  1119. LPC32XX_DEFINE_COMPOSITE(UART6, UART6_MUX, UART6_DIV, UART6_GATE),
  1120. LPC32XX_DEFINE_CLK(IRDA, IRDA_CLK_CTRL,
  1121. 0, 0, 0, 0, 0, 0, lpc32xx_uart_div_ops),
  1122. LPC32XX_DEFINE_MUX(TEST1_MUX, TEST_CLK_CTRL, 5, 0x3,
  1123. test1_mux_table, 0),
  1124. LPC32XX_DEFINE_GATE(TEST1_GATE, TEST_CLK_CTRL, 4, 0),
  1125. LPC32XX_DEFINE_COMPOSITE(TEST1, TEST1_MUX, _NULL, TEST1_GATE),
  1126. LPC32XX_DEFINE_MUX(TEST2_MUX, TEST_CLK_CTRL, 1, 0x7,
  1127. test2_mux_table, 0),
  1128. LPC32XX_DEFINE_GATE(TEST2_GATE, TEST_CLK_CTRL, 0, 0),
  1129. LPC32XX_DEFINE_COMPOSITE(TEST2, TEST2_MUX, _NULL, TEST2_GATE),
  1130. LPC32XX_DEFINE_MUX(SYS, SYSCLK_CTRL, 0, 0x1, NULL, CLK_MUX_READ_ONLY),
  1131. LPC32XX_DEFINE_DIV(USB_DIV_DIV, USB_DIV, 0, 4, NULL, 0),
  1132. LPC32XX_DEFINE_GATE(USB_DIV_GATE, USB_CTRL, 17, 0),
  1133. LPC32XX_DEFINE_COMPOSITE(USB_DIV, _NULL, USB_DIV_DIV, USB_DIV_GATE),
  1134. LPC32XX_DEFINE_DIV(SD_DIV, MS_CTRL, 0, 4, NULL, CLK_DIVIDER_ONE_BASED),
  1135. LPC32XX_DEFINE_CLK(SD_GATE, MS_CTRL, BIT(5) | BIT(9), BIT(5) | BIT(9),
  1136. 0x0, BIT(5) | BIT(9), 0x0, 0x0, clk_mask_ops),
  1137. LPC32XX_DEFINE_COMPOSITE(SD, _NULL, SD_DIV, SD_GATE),
  1138. LPC32XX_DEFINE_DIV(LCD_DIV, LCDCLK_CTRL, 0, 5, NULL, 0),
  1139. LPC32XX_DEFINE_GATE(LCD_GATE, LCDCLK_CTRL, 5, 0),
  1140. LPC32XX_DEFINE_COMPOSITE(LCD, _NULL, LCD_DIV, LCD_GATE),
  1141. LPC32XX_DEFINE_CLK(MAC, MACCLK_CTRL,
  1142. BIT(2) | BIT(1) | BIT(0), BIT(2) | BIT(1) | BIT(0),
  1143. BIT(2) | BIT(1) | BIT(0), BIT(2) | BIT(1) | BIT(0),
  1144. 0x0, 0x0, clk_mask_ops),
  1145. LPC32XX_DEFINE_CLK(SLC, FLASHCLK_CTRL,
  1146. BIT(2) | BIT(0), BIT(2) | BIT(0), 0x0,
  1147. BIT(0), BIT(1), BIT(2) | BIT(1), clk_mask_ops),
  1148. LPC32XX_DEFINE_CLK(MLC, FLASHCLK_CTRL,
  1149. BIT(1), BIT(2) | BIT(1), 0x0, BIT(1),
  1150. BIT(2) | BIT(0), BIT(2) | BIT(0), clk_mask_ops),
  1151. /*
  1152. * ADC/TS clock unfortunately cannot be registered as a composite one
  1153. * due to a different connection of gate, div and mux, e.g. gating it
  1154. * won't mean that the clock is off, if peripheral clock is its parent:
  1155. *
  1156. * rtc-->[gate]-->| |
  1157. * | mux |--> adc/ts
  1158. * pclk-->[div]-->| |
  1159. *
  1160. * Constraints:
  1161. * ADC --- resulting clock must be <= 4.5 MHz
  1162. * TS --- resulting clock must be <= 400 KHz
  1163. */
  1164. LPC32XX_DEFINE_DIV(ADC_DIV, ADCCLK_CTRL1, 0, 8, NULL, 0),
  1165. LPC32XX_DEFINE_GATE(ADC_RTC, ADCCLK_CTRL, 0, 0),
  1166. LPC32XX_DEFINE_MUX(ADC, ADCCLK_CTRL1, 8, 0x1, NULL, 0),
  1167. /* USB controller clocks */
  1168. LPC32XX_DEFINE_USB(USB_AHB,
  1169. BIT(24), 0x0, BIT(24), BIT(4), 0, clk_usb_ops),
  1170. LPC32XX_DEFINE_USB(USB_OTG,
  1171. 0x0, 0x0, 0x0, BIT(3), 0, clk_usb_ops),
  1172. LPC32XX_DEFINE_USB(USB_I2C,
  1173. 0x0, BIT(23), BIT(23), BIT(2), 0, clk_usb_i2c_ops),
  1174. LPC32XX_DEFINE_USB(USB_DEV,
  1175. BIT(22), 0x0, BIT(22), BIT(1), BIT(0), clk_usb_ops),
  1176. LPC32XX_DEFINE_USB(USB_HOST,
  1177. BIT(21), 0x0, BIT(21), BIT(0), BIT(1), clk_usb_ops),
  1178. };
  1179. static struct clk * __init lpc32xx_clk_register(u32 id)
  1180. {
  1181. const struct clk_proto_t *lpc32xx_clk = &clk_proto[id];
  1182. struct clk_hw_proto *clk_hw = &clk_hw_proto[id];
  1183. const char *parents[LPC32XX_CLK_PARENTS_MAX];
  1184. struct clk *clk;
  1185. unsigned int i;
  1186. for (i = 0; i < lpc32xx_clk->num_parents; i++)
  1187. parents[i] = clk_proto[lpc32xx_clk->parents[i]].name;
  1188. pr_debug("%s: derived from '%s', clock type %d\n", lpc32xx_clk->name,
  1189. parents[0], clk_hw->type);
  1190. switch (clk_hw->type) {
  1191. case CLK_LPC32XX:
  1192. case CLK_LPC32XX_PLL:
  1193. case CLK_LPC32XX_USB:
  1194. case CLK_MUX:
  1195. case CLK_DIV:
  1196. case CLK_GATE:
  1197. {
  1198. struct clk_init_data clk_init = {
  1199. .name = lpc32xx_clk->name,
  1200. .parent_names = parents,
  1201. .num_parents = lpc32xx_clk->num_parents,
  1202. .flags = lpc32xx_clk->flags,
  1203. .ops = clk_hw->hw0.ops,
  1204. };
  1205. struct clk_hw *hw;
  1206. if (clk_hw->type == CLK_LPC32XX)
  1207. hw = &clk_hw->hw0.clk.hw;
  1208. else if (clk_hw->type == CLK_LPC32XX_PLL)
  1209. hw = &clk_hw->hw0.pll.hw;
  1210. else if (clk_hw->type == CLK_LPC32XX_USB)
  1211. hw = &clk_hw->hw0.usb_clk.hw;
  1212. else if (clk_hw->type == CLK_MUX)
  1213. hw = &clk_hw->hw0.mux.hw;
  1214. else if (clk_hw->type == CLK_DIV)
  1215. hw = &clk_hw->hw0.div.hw;
  1216. else if (clk_hw->type == CLK_GATE)
  1217. hw = &clk_hw->hw0.gate.hw;
  1218. else
  1219. return ERR_PTR(-EINVAL);
  1220. hw->init = &clk_init;
  1221. clk = clk_register(NULL, hw);
  1222. break;
  1223. }
  1224. case CLK_COMPOSITE:
  1225. {
  1226. struct clk_hw *mux_hw = NULL, *div_hw = NULL, *gate_hw = NULL;
  1227. const struct clk_ops *mops = NULL, *dops = NULL, *gops = NULL;
  1228. struct clk_hw_proto0 *mux0, *div0, *gate0;
  1229. mux0 = clk_hw->hw1.mux;
  1230. div0 = clk_hw->hw1.div;
  1231. gate0 = clk_hw->hw1.gate;
  1232. if (mux0) {
  1233. mops = mux0->ops;
  1234. mux_hw = &mux0->clk.hw;
  1235. }
  1236. if (div0) {
  1237. dops = div0->ops;
  1238. div_hw = &div0->clk.hw;
  1239. }
  1240. if (gate0) {
  1241. gops = gate0->ops;
  1242. gate_hw = &gate0->clk.hw;
  1243. }
  1244. clk = clk_register_composite(NULL, lpc32xx_clk->name,
  1245. parents, lpc32xx_clk->num_parents,
  1246. mux_hw, mops, div_hw, dops,
  1247. gate_hw, gops, lpc32xx_clk->flags);
  1248. break;
  1249. }
  1250. case CLK_FIXED:
  1251. {
  1252. struct clk_fixed_rate *fixed = &clk_hw->f;
  1253. clk = clk_register_fixed_rate(NULL, lpc32xx_clk->name,
  1254. parents[0], fixed->flags, fixed->fixed_rate);
  1255. break;
  1256. }
  1257. default:
  1258. clk = ERR_PTR(-EINVAL);
  1259. }
  1260. return clk;
  1261. }
  1262. static void __init lpc32xx_clk_div_quirk(u32 reg, u32 div_mask, u32 gate)
  1263. {
  1264. u32 val;
  1265. regmap_read(clk_regmap, reg, &val);
  1266. if (!(val & div_mask)) {
  1267. val &= ~gate;
  1268. val |= BIT(__ffs(div_mask));
  1269. }
  1270. regmap_update_bits(clk_regmap, reg, gate | div_mask, val);
  1271. }
  1272. static void __init lpc32xx_clk_init(struct device_node *np)
  1273. {
  1274. unsigned int i;
  1275. struct clk *clk_osc, *clk_32k;
  1276. void __iomem *base = NULL;
  1277. /* Ensure that parent clocks are available and valid */
  1278. clk_32k = of_clk_get_by_name(np, clk_proto[LPC32XX_CLK_XTAL_32K].name);
  1279. if (IS_ERR(clk_32k)) {
  1280. pr_err("failed to find external 32KHz clock: %ld\n",
  1281. PTR_ERR(clk_32k));
  1282. return;
  1283. }
  1284. if (clk_get_rate(clk_32k) != 32768) {
  1285. pr_err("invalid clock rate of external 32KHz oscillator\n");
  1286. return;
  1287. }
  1288. clk_osc = of_clk_get_by_name(np, clk_proto[LPC32XX_CLK_XTAL].name);
  1289. if (IS_ERR(clk_osc)) {
  1290. pr_err("failed to find external main oscillator clock: %ld\n",
  1291. PTR_ERR(clk_osc));
  1292. return;
  1293. }
  1294. base = of_iomap(np, 0);
  1295. if (!base) {
  1296. pr_err("failed to map system control block registers\n");
  1297. return;
  1298. }
  1299. clk_regmap = regmap_init_mmio(NULL, base, &lpc32xx_scb_regmap_config);
  1300. if (IS_ERR(clk_regmap)) {
  1301. pr_err("failed to regmap system control block: %ld\n",
  1302. PTR_ERR(clk_regmap));
  1303. iounmap(base);
  1304. return;
  1305. }
  1306. /*
  1307. * Divider part of PWM and MS clocks requires a quirk to avoid
  1308. * a misinterpretation of formally valid zero value in register
  1309. * bitfield, which indicates another clock gate. Instead of
  1310. * adding complexity to a gate clock ensure that zero value in
  1311. * divider clock is never met in runtime.
  1312. */
  1313. lpc32xx_clk_div_quirk(LPC32XX_CLKPWR_PWMCLK_CTRL, 0xf0, BIT(0));
  1314. lpc32xx_clk_div_quirk(LPC32XX_CLKPWR_PWMCLK_CTRL, 0xf00, BIT(2));
  1315. lpc32xx_clk_div_quirk(LPC32XX_CLKPWR_MS_CTRL, 0xf, BIT(5) | BIT(9));
  1316. for (i = 1; i < LPC32XX_CLK_MAX; i++) {
  1317. clk[i] = lpc32xx_clk_register(i);
  1318. if (IS_ERR(clk[i])) {
  1319. pr_err("failed to register %s clock: %ld\n",
  1320. clk_proto[i].name, PTR_ERR(clk[i]));
  1321. clk[i] = NULL;
  1322. }
  1323. }
  1324. of_clk_add_provider(np, of_clk_src_onecell_get, &clk_data);
  1325. /* Set 48MHz rate of USB PLL clock */
  1326. clk_set_rate(clk[LPC32XX_CLK_USB_PLL], 48000000);
  1327. /* These two clocks must be always on independently on consumers */
  1328. clk_prepare_enable(clk[LPC32XX_CLK_ARM]);
  1329. clk_prepare_enable(clk[LPC32XX_CLK_HCLK]);
  1330. /* Enable ARM VFP by default */
  1331. clk_prepare_enable(clk[LPC32XX_CLK_ARM_VFP]);
  1332. /* Disable enabled by default clocks for NAND MLC and SLC */
  1333. clk_mask_disable(&clk_hw_proto[LPC32XX_CLK_SLC].hw0.clk.hw);
  1334. clk_mask_disable(&clk_hw_proto[LPC32XX_CLK_MLC].hw0.clk.hw);
  1335. }
  1336. CLK_OF_DECLARE(lpc32xx_clk, "nxp,lpc3220-clk", lpc32xx_clk_init);
  1337. static void __init lpc32xx_usb_clk_init(struct device_node *np)
  1338. {
  1339. unsigned int i;
  1340. usb_clk_vbase = of_iomap(np, 0);
  1341. if (!usb_clk_vbase) {
  1342. pr_err("failed to map address range\n");
  1343. return;
  1344. }
  1345. for (i = 1; i < LPC32XX_USB_CLK_MAX; i++) {
  1346. usb_clk[i] = lpc32xx_clk_register(i + LPC32XX_CLK_USB_OFFSET);
  1347. if (IS_ERR(usb_clk[i])) {
  1348. pr_err("failed to register %s clock: %ld\n",
  1349. clk_proto[i].name, PTR_ERR(usb_clk[i]));
  1350. usb_clk[i] = NULL;
  1351. }
  1352. }
  1353. of_clk_add_provider(np, of_clk_src_onecell_get, &usb_clk_data);
  1354. }
  1355. CLK_OF_DECLARE(lpc32xx_usb_clk, "nxp,lpc3220-usb-clk", lpc32xx_usb_clk_init);