gcc-sdm845.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/regmap.h>
  14. #include <linux/reset-controller.h>
  15. #include <dt-bindings/clock/qcom,gcc-sdm845.h>
  16. #include "common.h"
  17. #include "clk-regmap.h"
  18. #include "clk-pll.h"
  19. #include "clk-rcg.h"
  20. #include "clk-branch.h"
  21. #include "clk-alpha-pll.h"
  22. #include "gdsc.h"
  23. #include "reset.h"
  24. enum {
  25. P_BI_TCXO,
  26. P_AUD_REF_CLK,
  27. P_CORE_BI_PLL_TEST_SE,
  28. P_GPLL0_OUT_EVEN,
  29. P_GPLL0_OUT_MAIN,
  30. P_GPLL4_OUT_MAIN,
  31. P_SLEEP_CLK,
  32. };
  33. static const struct parent_map gcc_parent_map_0[] = {
  34. { P_BI_TCXO, 0 },
  35. { P_GPLL0_OUT_MAIN, 1 },
  36. { P_GPLL0_OUT_EVEN, 6 },
  37. { P_CORE_BI_PLL_TEST_SE, 7 },
  38. };
  39. static const char * const gcc_parent_names_0[] = {
  40. "bi_tcxo",
  41. "gpll0",
  42. "gpll0_out_even",
  43. "core_bi_pll_test_se",
  44. };
  45. static const struct parent_map gcc_parent_map_1[] = {
  46. { P_BI_TCXO, 0 },
  47. { P_GPLL0_OUT_MAIN, 1 },
  48. { P_SLEEP_CLK, 5 },
  49. { P_GPLL0_OUT_EVEN, 6 },
  50. { P_CORE_BI_PLL_TEST_SE, 7 },
  51. };
  52. static const char * const gcc_parent_names_1[] = {
  53. "bi_tcxo",
  54. "gpll0",
  55. "core_pi_sleep_clk",
  56. "gpll0_out_even",
  57. "core_bi_pll_test_se",
  58. };
  59. static const struct parent_map gcc_parent_map_2[] = {
  60. { P_BI_TCXO, 0 },
  61. { P_SLEEP_CLK, 5 },
  62. { P_CORE_BI_PLL_TEST_SE, 7 },
  63. };
  64. static const char * const gcc_parent_names_2[] = {
  65. "bi_tcxo",
  66. "core_pi_sleep_clk",
  67. "core_bi_pll_test_se",
  68. };
  69. static const struct parent_map gcc_parent_map_3[] = {
  70. { P_BI_TCXO, 0 },
  71. { P_GPLL0_OUT_MAIN, 1 },
  72. { P_CORE_BI_PLL_TEST_SE, 7 },
  73. };
  74. static const char * const gcc_parent_names_3[] = {
  75. "bi_tcxo",
  76. "gpll0",
  77. "core_bi_pll_test_se",
  78. };
  79. static const struct parent_map gcc_parent_map_4[] = {
  80. { P_BI_TCXO, 0 },
  81. { P_CORE_BI_PLL_TEST_SE, 7 },
  82. };
  83. static const char * const gcc_parent_names_4[] = {
  84. "bi_tcxo",
  85. "core_bi_pll_test_se",
  86. };
  87. static const struct parent_map gcc_parent_map_5[] = {
  88. { P_BI_TCXO, 0 },
  89. { P_GPLL0_OUT_MAIN, 1 },
  90. { P_GPLL4_OUT_MAIN, 5 },
  91. { P_GPLL0_OUT_EVEN, 6 },
  92. { P_CORE_BI_PLL_TEST_SE, 7 },
  93. };
  94. static const char * const gcc_parent_names_5[] = {
  95. "bi_tcxo",
  96. "gpll0",
  97. "gpll4",
  98. "gpll0_out_even",
  99. "core_bi_pll_test_se",
  100. };
  101. static const struct parent_map gcc_parent_map_6[] = {
  102. { P_BI_TCXO, 0 },
  103. { P_GPLL0_OUT_MAIN, 1 },
  104. { P_AUD_REF_CLK, 2 },
  105. { P_GPLL0_OUT_EVEN, 6 },
  106. { P_CORE_BI_PLL_TEST_SE, 7 },
  107. };
  108. static const char * const gcc_parent_names_6[] = {
  109. "bi_tcxo",
  110. "gpll0",
  111. "aud_ref_clk",
  112. "gpll0_out_even",
  113. "core_bi_pll_test_se",
  114. };
  115. static const char * const gcc_parent_names_7_ao[] = {
  116. "bi_tcxo_ao",
  117. "gpll0",
  118. "gpll0_out_even",
  119. "core_bi_pll_test_se",
  120. };
  121. static const char * const gcc_parent_names_8[] = {
  122. "bi_tcxo",
  123. "gpll0",
  124. "core_bi_pll_test_se",
  125. };
  126. static const char * const gcc_parent_names_8_ao[] = {
  127. "bi_tcxo_ao",
  128. "gpll0",
  129. "core_bi_pll_test_se",
  130. };
  131. static const struct parent_map gcc_parent_map_10[] = {
  132. { P_BI_TCXO, 0 },
  133. { P_GPLL0_OUT_MAIN, 1 },
  134. { P_GPLL4_OUT_MAIN, 5 },
  135. { P_GPLL0_OUT_EVEN, 6 },
  136. { P_CORE_BI_PLL_TEST_SE, 7 },
  137. };
  138. static const char * const gcc_parent_names_10[] = {
  139. "bi_tcxo",
  140. "gpll0",
  141. "gpll4",
  142. "gpll0_out_even",
  143. "core_bi_pll_test_se",
  144. };
  145. static struct clk_alpha_pll gpll0 = {
  146. .offset = 0x0,
  147. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  148. .clkr = {
  149. .enable_reg = 0x52000,
  150. .enable_mask = BIT(0),
  151. .hw.init = &(struct clk_init_data){
  152. .name = "gpll0",
  153. .parent_names = (const char *[]){ "bi_tcxo" },
  154. .num_parents = 1,
  155. .ops = &clk_alpha_pll_fixed_fabia_ops,
  156. },
  157. },
  158. };
  159. static struct clk_alpha_pll gpll4 = {
  160. .offset = 0x76000,
  161. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  162. .clkr = {
  163. .enable_reg = 0x52000,
  164. .enable_mask = BIT(4),
  165. .hw.init = &(struct clk_init_data){
  166. .name = "gpll4",
  167. .parent_names = (const char *[]){ "bi_tcxo" },
  168. .num_parents = 1,
  169. .ops = &clk_alpha_pll_fixed_fabia_ops,
  170. },
  171. },
  172. };
  173. static const struct clk_div_table post_div_table_fabia_even[] = {
  174. { 0x0, 1 },
  175. { 0x1, 2 },
  176. { 0x3, 4 },
  177. { 0x7, 8 },
  178. { }
  179. };
  180. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  181. .offset = 0x0,
  182. .post_div_shift = 8,
  183. .post_div_table = post_div_table_fabia_even,
  184. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  185. .width = 4,
  186. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  187. .clkr.hw.init = &(struct clk_init_data){
  188. .name = "gpll0_out_even",
  189. .parent_names = (const char *[]){ "gpll0" },
  190. .num_parents = 1,
  191. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  192. },
  193. };
  194. static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
  195. F(19200000, P_BI_TCXO, 1, 0, 0),
  196. { }
  197. };
  198. static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
  199. .cmd_rcgr = 0x48014,
  200. .mnd_width = 0,
  201. .hid_width = 5,
  202. .parent_map = gcc_parent_map_0,
  203. .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
  204. .clkr.hw.init = &(struct clk_init_data){
  205. .name = "gcc_cpuss_ahb_clk_src",
  206. .parent_names = gcc_parent_names_7_ao,
  207. .num_parents = 4,
  208. .ops = &clk_rcg2_ops,
  209. },
  210. };
  211. static const struct freq_tbl ftbl_gcc_cpuss_rbcpr_clk_src[] = {
  212. F(19200000, P_BI_TCXO, 1, 0, 0),
  213. { }
  214. };
  215. static struct clk_rcg2 gcc_cpuss_rbcpr_clk_src = {
  216. .cmd_rcgr = 0x4815c,
  217. .mnd_width = 0,
  218. .hid_width = 5,
  219. .parent_map = gcc_parent_map_3,
  220. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  221. .clkr.hw.init = &(struct clk_init_data){
  222. .name = "gcc_cpuss_rbcpr_clk_src",
  223. .parent_names = gcc_parent_names_8_ao,
  224. .num_parents = 3,
  225. .ops = &clk_rcg2_ops,
  226. },
  227. };
  228. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  229. F(19200000, P_BI_TCXO, 1, 0, 0),
  230. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  231. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  232. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  233. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  234. { }
  235. };
  236. static struct clk_rcg2 gcc_gp1_clk_src = {
  237. .cmd_rcgr = 0x64004,
  238. .mnd_width = 8,
  239. .hid_width = 5,
  240. .parent_map = gcc_parent_map_1,
  241. .freq_tbl = ftbl_gcc_gp1_clk_src,
  242. .clkr.hw.init = &(struct clk_init_data){
  243. .name = "gcc_gp1_clk_src",
  244. .parent_names = gcc_parent_names_1,
  245. .num_parents = 5,
  246. .ops = &clk_rcg2_ops,
  247. },
  248. };
  249. static struct clk_rcg2 gcc_gp2_clk_src = {
  250. .cmd_rcgr = 0x65004,
  251. .mnd_width = 8,
  252. .hid_width = 5,
  253. .parent_map = gcc_parent_map_1,
  254. .freq_tbl = ftbl_gcc_gp1_clk_src,
  255. .clkr.hw.init = &(struct clk_init_data){
  256. .name = "gcc_gp2_clk_src",
  257. .parent_names = gcc_parent_names_1,
  258. .num_parents = 5,
  259. .ops = &clk_rcg2_ops,
  260. },
  261. };
  262. static struct clk_rcg2 gcc_gp3_clk_src = {
  263. .cmd_rcgr = 0x66004,
  264. .mnd_width = 8,
  265. .hid_width = 5,
  266. .parent_map = gcc_parent_map_1,
  267. .freq_tbl = ftbl_gcc_gp1_clk_src,
  268. .clkr.hw.init = &(struct clk_init_data){
  269. .name = "gcc_gp3_clk_src",
  270. .parent_names = gcc_parent_names_1,
  271. .num_parents = 5,
  272. .ops = &clk_rcg2_ops,
  273. },
  274. };
  275. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  276. F(9600000, P_BI_TCXO, 2, 0, 0),
  277. F(19200000, P_BI_TCXO, 1, 0, 0),
  278. { }
  279. };
  280. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  281. .cmd_rcgr = 0x6b028,
  282. .mnd_width = 16,
  283. .hid_width = 5,
  284. .parent_map = gcc_parent_map_2,
  285. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  286. .clkr.hw.init = &(struct clk_init_data){
  287. .name = "gcc_pcie_0_aux_clk_src",
  288. .parent_names = gcc_parent_names_2,
  289. .num_parents = 3,
  290. .ops = &clk_rcg2_ops,
  291. },
  292. };
  293. static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
  294. .cmd_rcgr = 0x8d028,
  295. .mnd_width = 16,
  296. .hid_width = 5,
  297. .parent_map = gcc_parent_map_2,
  298. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  299. .clkr.hw.init = &(struct clk_init_data){
  300. .name = "gcc_pcie_1_aux_clk_src",
  301. .parent_names = gcc_parent_names_2,
  302. .num_parents = 3,
  303. .ops = &clk_rcg2_ops,
  304. },
  305. };
  306. static const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = {
  307. F(19200000, P_BI_TCXO, 1, 0, 0),
  308. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  309. { }
  310. };
  311. static struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
  312. .cmd_rcgr = 0x6f014,
  313. .mnd_width = 0,
  314. .hid_width = 5,
  315. .parent_map = gcc_parent_map_0,
  316. .freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src,
  317. .clkr.hw.init = &(struct clk_init_data){
  318. .name = "gcc_pcie_phy_refgen_clk_src",
  319. .parent_names = gcc_parent_names_0,
  320. .num_parents = 4,
  321. .ops = &clk_rcg2_ops,
  322. },
  323. };
  324. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  325. F(9600000, P_BI_TCXO, 2, 0, 0),
  326. F(19200000, P_BI_TCXO, 1, 0, 0),
  327. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  328. { }
  329. };
  330. static struct clk_rcg2 gcc_pdm2_clk_src = {
  331. .cmd_rcgr = 0x33010,
  332. .mnd_width = 0,
  333. .hid_width = 5,
  334. .parent_map = gcc_parent_map_0,
  335. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  336. .clkr.hw.init = &(struct clk_init_data){
  337. .name = "gcc_pdm2_clk_src",
  338. .parent_names = gcc_parent_names_0,
  339. .num_parents = 4,
  340. .ops = &clk_rcg2_ops,
  341. },
  342. };
  343. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  344. F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
  345. F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
  346. F(19200000, P_BI_TCXO, 1, 0, 0),
  347. F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
  348. F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
  349. F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
  350. F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
  351. F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
  352. F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
  353. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  354. F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
  355. F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
  356. F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
  357. F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
  358. F(128000000, P_GPLL0_OUT_MAIN, 1, 16, 75),
  359. { }
  360. };
  361. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  362. .cmd_rcgr = 0x17034,
  363. .mnd_width = 16,
  364. .hid_width = 5,
  365. .parent_map = gcc_parent_map_0,
  366. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  367. .clkr.hw.init = &(struct clk_init_data){
  368. .name = "gcc_qupv3_wrap0_s0_clk_src",
  369. .parent_names = gcc_parent_names_0,
  370. .num_parents = 4,
  371. .ops = &clk_rcg2_shared_ops,
  372. },
  373. };
  374. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  375. .cmd_rcgr = 0x17164,
  376. .mnd_width = 16,
  377. .hid_width = 5,
  378. .parent_map = gcc_parent_map_0,
  379. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  380. .clkr.hw.init = &(struct clk_init_data){
  381. .name = "gcc_qupv3_wrap0_s1_clk_src",
  382. .parent_names = gcc_parent_names_0,
  383. .num_parents = 4,
  384. .ops = &clk_rcg2_shared_ops,
  385. },
  386. };
  387. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  388. .cmd_rcgr = 0x17294,
  389. .mnd_width = 16,
  390. .hid_width = 5,
  391. .parent_map = gcc_parent_map_0,
  392. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  393. .clkr.hw.init = &(struct clk_init_data){
  394. .name = "gcc_qupv3_wrap0_s2_clk_src",
  395. .parent_names = gcc_parent_names_0,
  396. .num_parents = 4,
  397. .ops = &clk_rcg2_shared_ops,
  398. },
  399. };
  400. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  401. .cmd_rcgr = 0x173c4,
  402. .mnd_width = 16,
  403. .hid_width = 5,
  404. .parent_map = gcc_parent_map_0,
  405. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  406. .clkr.hw.init = &(struct clk_init_data){
  407. .name = "gcc_qupv3_wrap0_s3_clk_src",
  408. .parent_names = gcc_parent_names_0,
  409. .num_parents = 4,
  410. .ops = &clk_rcg2_shared_ops,
  411. },
  412. };
  413. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  414. .cmd_rcgr = 0x174f4,
  415. .mnd_width = 16,
  416. .hid_width = 5,
  417. .parent_map = gcc_parent_map_0,
  418. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  419. .clkr.hw.init = &(struct clk_init_data){
  420. .name = "gcc_qupv3_wrap0_s4_clk_src",
  421. .parent_names = gcc_parent_names_0,
  422. .num_parents = 4,
  423. .ops = &clk_rcg2_shared_ops,
  424. },
  425. };
  426. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  427. .cmd_rcgr = 0x17624,
  428. .mnd_width = 16,
  429. .hid_width = 5,
  430. .parent_map = gcc_parent_map_0,
  431. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  432. .clkr.hw.init = &(struct clk_init_data){
  433. .name = "gcc_qupv3_wrap0_s5_clk_src",
  434. .parent_names = gcc_parent_names_0,
  435. .num_parents = 4,
  436. .ops = &clk_rcg2_shared_ops,
  437. },
  438. };
  439. static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
  440. .cmd_rcgr = 0x17754,
  441. .mnd_width = 16,
  442. .hid_width = 5,
  443. .parent_map = gcc_parent_map_0,
  444. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  445. .clkr.hw.init = &(struct clk_init_data){
  446. .name = "gcc_qupv3_wrap0_s6_clk_src",
  447. .parent_names = gcc_parent_names_0,
  448. .num_parents = 4,
  449. .ops = &clk_rcg2_shared_ops,
  450. },
  451. };
  452. static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
  453. .cmd_rcgr = 0x17884,
  454. .mnd_width = 16,
  455. .hid_width = 5,
  456. .parent_map = gcc_parent_map_0,
  457. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  458. .clkr.hw.init = &(struct clk_init_data){
  459. .name = "gcc_qupv3_wrap0_s7_clk_src",
  460. .parent_names = gcc_parent_names_0,
  461. .num_parents = 4,
  462. .ops = &clk_rcg2_shared_ops,
  463. },
  464. };
  465. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  466. .cmd_rcgr = 0x18018,
  467. .mnd_width = 16,
  468. .hid_width = 5,
  469. .parent_map = gcc_parent_map_0,
  470. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  471. .clkr.hw.init = &(struct clk_init_data){
  472. .name = "gcc_qupv3_wrap1_s0_clk_src",
  473. .parent_names = gcc_parent_names_0,
  474. .num_parents = 4,
  475. .ops = &clk_rcg2_shared_ops,
  476. },
  477. };
  478. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  479. .cmd_rcgr = 0x18148,
  480. .mnd_width = 16,
  481. .hid_width = 5,
  482. .parent_map = gcc_parent_map_0,
  483. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  484. .clkr.hw.init = &(struct clk_init_data){
  485. .name = "gcc_qupv3_wrap1_s1_clk_src",
  486. .parent_names = gcc_parent_names_0,
  487. .num_parents = 4,
  488. .ops = &clk_rcg2_shared_ops,
  489. },
  490. };
  491. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  492. .cmd_rcgr = 0x18278,
  493. .mnd_width = 16,
  494. .hid_width = 5,
  495. .parent_map = gcc_parent_map_0,
  496. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  497. .clkr.hw.init = &(struct clk_init_data){
  498. .name = "gcc_qupv3_wrap1_s2_clk_src",
  499. .parent_names = gcc_parent_names_0,
  500. .num_parents = 4,
  501. .ops = &clk_rcg2_shared_ops,
  502. },
  503. };
  504. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  505. .cmd_rcgr = 0x183a8,
  506. .mnd_width = 16,
  507. .hid_width = 5,
  508. .parent_map = gcc_parent_map_0,
  509. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  510. .clkr.hw.init = &(struct clk_init_data){
  511. .name = "gcc_qupv3_wrap1_s3_clk_src",
  512. .parent_names = gcc_parent_names_0,
  513. .num_parents = 4,
  514. .ops = &clk_rcg2_shared_ops,
  515. },
  516. };
  517. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  518. .cmd_rcgr = 0x184d8,
  519. .mnd_width = 16,
  520. .hid_width = 5,
  521. .parent_map = gcc_parent_map_0,
  522. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  523. .clkr.hw.init = &(struct clk_init_data){
  524. .name = "gcc_qupv3_wrap1_s4_clk_src",
  525. .parent_names = gcc_parent_names_0,
  526. .num_parents = 4,
  527. .ops = &clk_rcg2_shared_ops,
  528. },
  529. };
  530. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  531. .cmd_rcgr = 0x18608,
  532. .mnd_width = 16,
  533. .hid_width = 5,
  534. .parent_map = gcc_parent_map_0,
  535. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  536. .clkr.hw.init = &(struct clk_init_data){
  537. .name = "gcc_qupv3_wrap1_s5_clk_src",
  538. .parent_names = gcc_parent_names_0,
  539. .num_parents = 4,
  540. .ops = &clk_rcg2_shared_ops,
  541. },
  542. };
  543. static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
  544. .cmd_rcgr = 0x18738,
  545. .mnd_width = 16,
  546. .hid_width = 5,
  547. .parent_map = gcc_parent_map_0,
  548. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  549. .clkr.hw.init = &(struct clk_init_data){
  550. .name = "gcc_qupv3_wrap1_s6_clk_src",
  551. .parent_names = gcc_parent_names_0,
  552. .num_parents = 4,
  553. .ops = &clk_rcg2_shared_ops,
  554. },
  555. };
  556. static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
  557. .cmd_rcgr = 0x18868,
  558. .mnd_width = 16,
  559. .hid_width = 5,
  560. .parent_map = gcc_parent_map_0,
  561. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  562. .clkr.hw.init = &(struct clk_init_data){
  563. .name = "gcc_qupv3_wrap1_s7_clk_src",
  564. .parent_names = gcc_parent_names_0,
  565. .num_parents = 4,
  566. .ops = &clk_rcg2_shared_ops,
  567. },
  568. };
  569. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  570. F(400000, P_BI_TCXO, 12, 1, 4),
  571. F(9600000, P_BI_TCXO, 2, 0, 0),
  572. F(19200000, P_BI_TCXO, 1, 0, 0),
  573. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  574. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  575. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  576. F(201500000, P_GPLL4_OUT_MAIN, 4, 0, 0),
  577. { }
  578. };
  579. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  580. .cmd_rcgr = 0x1400c,
  581. .mnd_width = 8,
  582. .hid_width = 5,
  583. .parent_map = gcc_parent_map_10,
  584. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  585. .clkr.hw.init = &(struct clk_init_data){
  586. .name = "gcc_sdcc2_apps_clk_src",
  587. .parent_names = gcc_parent_names_10,
  588. .num_parents = 5,
  589. .ops = &clk_rcg2_floor_ops,
  590. },
  591. };
  592. static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
  593. F(400000, P_BI_TCXO, 12, 1, 4),
  594. F(9600000, P_BI_TCXO, 2, 0, 0),
  595. F(19200000, P_BI_TCXO, 1, 0, 0),
  596. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  597. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  598. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  599. { }
  600. };
  601. static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
  602. .cmd_rcgr = 0x1600c,
  603. .mnd_width = 8,
  604. .hid_width = 5,
  605. .parent_map = gcc_parent_map_0,
  606. .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
  607. .clkr.hw.init = &(struct clk_init_data){
  608. .name = "gcc_sdcc4_apps_clk_src",
  609. .parent_names = gcc_parent_names_0,
  610. .num_parents = 4,
  611. .ops = &clk_rcg2_floor_ops,
  612. },
  613. };
  614. static const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = {
  615. F(105495, P_BI_TCXO, 2, 1, 91),
  616. { }
  617. };
  618. static struct clk_rcg2 gcc_tsif_ref_clk_src = {
  619. .cmd_rcgr = 0x36010,
  620. .mnd_width = 8,
  621. .hid_width = 5,
  622. .parent_map = gcc_parent_map_6,
  623. .freq_tbl = ftbl_gcc_tsif_ref_clk_src,
  624. .clkr.hw.init = &(struct clk_init_data){
  625. .name = "gcc_tsif_ref_clk_src",
  626. .parent_names = gcc_parent_names_6,
  627. .num_parents = 5,
  628. .ops = &clk_rcg2_ops,
  629. },
  630. };
  631. static const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
  632. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  633. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  634. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  635. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  636. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  637. { }
  638. };
  639. static struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
  640. .cmd_rcgr = 0x7501c,
  641. .mnd_width = 8,
  642. .hid_width = 5,
  643. .parent_map = gcc_parent_map_0,
  644. .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
  645. .clkr.hw.init = &(struct clk_init_data){
  646. .name = "gcc_ufs_card_axi_clk_src",
  647. .parent_names = gcc_parent_names_0,
  648. .num_parents = 4,
  649. .ops = &clk_rcg2_shared_ops,
  650. },
  651. };
  652. static const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
  653. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  654. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  655. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  656. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  657. { }
  658. };
  659. static struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
  660. .cmd_rcgr = 0x7505c,
  661. .mnd_width = 0,
  662. .hid_width = 5,
  663. .parent_map = gcc_parent_map_0,
  664. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  665. .clkr.hw.init = &(struct clk_init_data){
  666. .name = "gcc_ufs_card_ice_core_clk_src",
  667. .parent_names = gcc_parent_names_0,
  668. .num_parents = 4,
  669. .ops = &clk_rcg2_shared_ops,
  670. },
  671. };
  672. static struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
  673. .cmd_rcgr = 0x75090,
  674. .mnd_width = 0,
  675. .hid_width = 5,
  676. .parent_map = gcc_parent_map_4,
  677. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  678. .clkr.hw.init = &(struct clk_init_data){
  679. .name = "gcc_ufs_card_phy_aux_clk_src",
  680. .parent_names = gcc_parent_names_4,
  681. .num_parents = 2,
  682. .ops = &clk_rcg2_ops,
  683. },
  684. };
  685. static const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = {
  686. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  687. F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  688. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  689. { }
  690. };
  691. static struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
  692. .cmd_rcgr = 0x75074,
  693. .mnd_width = 0,
  694. .hid_width = 5,
  695. .parent_map = gcc_parent_map_0,
  696. .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
  697. .clkr.hw.init = &(struct clk_init_data){
  698. .name = "gcc_ufs_card_unipro_core_clk_src",
  699. .parent_names = gcc_parent_names_0,
  700. .num_parents = 4,
  701. .ops = &clk_rcg2_shared_ops,
  702. },
  703. };
  704. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  705. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  706. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  707. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  708. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  709. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  710. { }
  711. };
  712. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  713. .cmd_rcgr = 0x7701c,
  714. .mnd_width = 8,
  715. .hid_width = 5,
  716. .parent_map = gcc_parent_map_0,
  717. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  718. .clkr.hw.init = &(struct clk_init_data){
  719. .name = "gcc_ufs_phy_axi_clk_src",
  720. .parent_names = gcc_parent_names_0,
  721. .num_parents = 4,
  722. .ops = &clk_rcg2_shared_ops,
  723. },
  724. };
  725. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  726. .cmd_rcgr = 0x7705c,
  727. .mnd_width = 0,
  728. .hid_width = 5,
  729. .parent_map = gcc_parent_map_0,
  730. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  731. .clkr.hw.init = &(struct clk_init_data){
  732. .name = "gcc_ufs_phy_ice_core_clk_src",
  733. .parent_names = gcc_parent_names_0,
  734. .num_parents = 4,
  735. .ops = &clk_rcg2_shared_ops,
  736. },
  737. };
  738. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  739. .cmd_rcgr = 0x77090,
  740. .mnd_width = 0,
  741. .hid_width = 5,
  742. .parent_map = gcc_parent_map_4,
  743. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  744. .clkr.hw.init = &(struct clk_init_data){
  745. .name = "gcc_ufs_phy_phy_aux_clk_src",
  746. .parent_names = gcc_parent_names_4,
  747. .num_parents = 2,
  748. .ops = &clk_rcg2_shared_ops,
  749. },
  750. };
  751. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  752. .cmd_rcgr = 0x77074,
  753. .mnd_width = 0,
  754. .hid_width = 5,
  755. .parent_map = gcc_parent_map_0,
  756. .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
  757. .clkr.hw.init = &(struct clk_init_data){
  758. .name = "gcc_ufs_phy_unipro_core_clk_src",
  759. .parent_names = gcc_parent_names_0,
  760. .num_parents = 4,
  761. .ops = &clk_rcg2_shared_ops,
  762. },
  763. };
  764. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  765. F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
  766. F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
  767. F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  768. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  769. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  770. { }
  771. };
  772. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  773. .cmd_rcgr = 0xf018,
  774. .mnd_width = 8,
  775. .hid_width = 5,
  776. .parent_map = gcc_parent_map_0,
  777. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  778. .clkr.hw.init = &(struct clk_init_data){
  779. .name = "gcc_usb30_prim_master_clk_src",
  780. .parent_names = gcc_parent_names_0,
  781. .num_parents = 4,
  782. .ops = &clk_rcg2_shared_ops,
  783. },
  784. };
  785. static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
  786. F(19200000, P_BI_TCXO, 1, 0, 0),
  787. F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0),
  788. F(40000000, P_GPLL0_OUT_EVEN, 7.5, 0, 0),
  789. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  790. { }
  791. };
  792. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  793. .cmd_rcgr = 0xf030,
  794. .mnd_width = 0,
  795. .hid_width = 5,
  796. .parent_map = gcc_parent_map_0,
  797. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  798. .clkr.hw.init = &(struct clk_init_data){
  799. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  800. .parent_names = gcc_parent_names_0,
  801. .num_parents = 4,
  802. .ops = &clk_rcg2_shared_ops,
  803. },
  804. };
  805. static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
  806. .cmd_rcgr = 0x10018,
  807. .mnd_width = 8,
  808. .hid_width = 5,
  809. .parent_map = gcc_parent_map_0,
  810. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  811. .clkr.hw.init = &(struct clk_init_data){
  812. .name = "gcc_usb30_sec_master_clk_src",
  813. .parent_names = gcc_parent_names_0,
  814. .num_parents = 4,
  815. .ops = &clk_rcg2_ops,
  816. },
  817. };
  818. static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
  819. .cmd_rcgr = 0x10030,
  820. .mnd_width = 0,
  821. .hid_width = 5,
  822. .parent_map = gcc_parent_map_0,
  823. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  824. .clkr.hw.init = &(struct clk_init_data){
  825. .name = "gcc_usb30_sec_mock_utmi_clk_src",
  826. .parent_names = gcc_parent_names_0,
  827. .num_parents = 4,
  828. .ops = &clk_rcg2_ops,
  829. },
  830. };
  831. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  832. .cmd_rcgr = 0xf05c,
  833. .mnd_width = 0,
  834. .hid_width = 5,
  835. .parent_map = gcc_parent_map_2,
  836. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  837. .clkr.hw.init = &(struct clk_init_data){
  838. .name = "gcc_usb3_prim_phy_aux_clk_src",
  839. .parent_names = gcc_parent_names_2,
  840. .num_parents = 3,
  841. .ops = &clk_rcg2_ops,
  842. },
  843. };
  844. static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
  845. .cmd_rcgr = 0x1005c,
  846. .mnd_width = 0,
  847. .hid_width = 5,
  848. .parent_map = gcc_parent_map_2,
  849. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  850. .clkr.hw.init = &(struct clk_init_data){
  851. .name = "gcc_usb3_sec_phy_aux_clk_src",
  852. .parent_names = gcc_parent_names_2,
  853. .num_parents = 3,
  854. .ops = &clk_rcg2_shared_ops,
  855. },
  856. };
  857. static struct clk_rcg2 gcc_vs_ctrl_clk_src = {
  858. .cmd_rcgr = 0x7a030,
  859. .mnd_width = 0,
  860. .hid_width = 5,
  861. .parent_map = gcc_parent_map_3,
  862. .freq_tbl = ftbl_gcc_cpuss_rbcpr_clk_src,
  863. .clkr.hw.init = &(struct clk_init_data){
  864. .name = "gcc_vs_ctrl_clk_src",
  865. .parent_names = gcc_parent_names_3,
  866. .num_parents = 3,
  867. .ops = &clk_rcg2_ops,
  868. },
  869. };
  870. static const struct freq_tbl ftbl_gcc_vsensor_clk_src[] = {
  871. F(19200000, P_BI_TCXO, 1, 0, 0),
  872. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  873. F(600000000, P_GPLL0_OUT_MAIN, 1, 0, 0),
  874. { }
  875. };
  876. static struct clk_rcg2 gcc_vsensor_clk_src = {
  877. .cmd_rcgr = 0x7a018,
  878. .mnd_width = 0,
  879. .hid_width = 5,
  880. .parent_map = gcc_parent_map_3,
  881. .freq_tbl = ftbl_gcc_vsensor_clk_src,
  882. .clkr.hw.init = &(struct clk_init_data){
  883. .name = "gcc_vsensor_clk_src",
  884. .parent_names = gcc_parent_names_8,
  885. .num_parents = 3,
  886. .ops = &clk_rcg2_ops,
  887. },
  888. };
  889. static struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
  890. .halt_reg = 0x90014,
  891. .halt_check = BRANCH_HALT,
  892. .clkr = {
  893. .enable_reg = 0x90014,
  894. .enable_mask = BIT(0),
  895. .hw.init = &(struct clk_init_data){
  896. .name = "gcc_aggre_noc_pcie_tbu_clk",
  897. .ops = &clk_branch2_ops,
  898. },
  899. },
  900. };
  901. static struct clk_branch gcc_aggre_ufs_card_axi_clk = {
  902. .halt_reg = 0x82028,
  903. .halt_check = BRANCH_HALT,
  904. .hwcg_reg = 0x82028,
  905. .hwcg_bit = 1,
  906. .clkr = {
  907. .enable_reg = 0x82028,
  908. .enable_mask = BIT(0),
  909. .hw.init = &(struct clk_init_data){
  910. .name = "gcc_aggre_ufs_card_axi_clk",
  911. .parent_names = (const char *[]){
  912. "gcc_ufs_card_axi_clk_src",
  913. },
  914. .num_parents = 1,
  915. .flags = CLK_SET_RATE_PARENT,
  916. .ops = &clk_branch2_ops,
  917. },
  918. },
  919. };
  920. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  921. .halt_reg = 0x82024,
  922. .halt_check = BRANCH_HALT,
  923. .hwcg_reg = 0x82024,
  924. .hwcg_bit = 1,
  925. .clkr = {
  926. .enable_reg = 0x82024,
  927. .enable_mask = BIT(0),
  928. .hw.init = &(struct clk_init_data){
  929. .name = "gcc_aggre_ufs_phy_axi_clk",
  930. .parent_names = (const char *[]){
  931. "gcc_ufs_phy_axi_clk_src",
  932. },
  933. .num_parents = 1,
  934. .flags = CLK_SET_RATE_PARENT,
  935. .ops = &clk_branch2_ops,
  936. },
  937. },
  938. };
  939. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  940. .halt_reg = 0x8201c,
  941. .halt_check = BRANCH_HALT,
  942. .clkr = {
  943. .enable_reg = 0x8201c,
  944. .enable_mask = BIT(0),
  945. .hw.init = &(struct clk_init_data){
  946. .name = "gcc_aggre_usb3_prim_axi_clk",
  947. .parent_names = (const char *[]){
  948. "gcc_usb30_prim_master_clk_src",
  949. },
  950. .num_parents = 1,
  951. .flags = CLK_SET_RATE_PARENT,
  952. .ops = &clk_branch2_ops,
  953. },
  954. },
  955. };
  956. static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
  957. .halt_reg = 0x82020,
  958. .halt_check = BRANCH_HALT,
  959. .clkr = {
  960. .enable_reg = 0x82020,
  961. .enable_mask = BIT(0),
  962. .hw.init = &(struct clk_init_data){
  963. .name = "gcc_aggre_usb3_sec_axi_clk",
  964. .parent_names = (const char *[]){
  965. "gcc_usb30_sec_master_clk_src",
  966. },
  967. .num_parents = 1,
  968. .flags = CLK_SET_RATE_PARENT,
  969. .ops = &clk_branch2_ops,
  970. },
  971. },
  972. };
  973. static struct clk_branch gcc_apc_vs_clk = {
  974. .halt_reg = 0x7a050,
  975. .halt_check = BRANCH_HALT,
  976. .clkr = {
  977. .enable_reg = 0x7a050,
  978. .enable_mask = BIT(0),
  979. .hw.init = &(struct clk_init_data){
  980. .name = "gcc_apc_vs_clk",
  981. .parent_names = (const char *[]){
  982. "gcc_vsensor_clk_src",
  983. },
  984. .num_parents = 1,
  985. .flags = CLK_SET_RATE_PARENT,
  986. .ops = &clk_branch2_ops,
  987. },
  988. },
  989. };
  990. static struct clk_branch gcc_boot_rom_ahb_clk = {
  991. .halt_reg = 0x38004,
  992. .halt_check = BRANCH_HALT_VOTED,
  993. .hwcg_reg = 0x38004,
  994. .hwcg_bit = 1,
  995. .clkr = {
  996. .enable_reg = 0x52004,
  997. .enable_mask = BIT(10),
  998. .hw.init = &(struct clk_init_data){
  999. .name = "gcc_boot_rom_ahb_clk",
  1000. .ops = &clk_branch2_ops,
  1001. },
  1002. },
  1003. };
  1004. static struct clk_branch gcc_camera_ahb_clk = {
  1005. .halt_reg = 0xb008,
  1006. .halt_check = BRANCH_HALT,
  1007. .hwcg_reg = 0xb008,
  1008. .hwcg_bit = 1,
  1009. .clkr = {
  1010. .enable_reg = 0xb008,
  1011. .enable_mask = BIT(0),
  1012. .hw.init = &(struct clk_init_data){
  1013. .name = "gcc_camera_ahb_clk",
  1014. .flags = CLK_IS_CRITICAL,
  1015. .ops = &clk_branch2_ops,
  1016. },
  1017. },
  1018. };
  1019. static struct clk_branch gcc_camera_axi_clk = {
  1020. .halt_reg = 0xb020,
  1021. .halt_check = BRANCH_VOTED,
  1022. .clkr = {
  1023. .enable_reg = 0xb020,
  1024. .enable_mask = BIT(0),
  1025. .hw.init = &(struct clk_init_data){
  1026. .name = "gcc_camera_axi_clk",
  1027. .ops = &clk_branch2_ops,
  1028. },
  1029. },
  1030. };
  1031. static struct clk_branch gcc_camera_xo_clk = {
  1032. .halt_reg = 0xb02c,
  1033. .halt_check = BRANCH_HALT,
  1034. .clkr = {
  1035. .enable_reg = 0xb02c,
  1036. .enable_mask = BIT(0),
  1037. .hw.init = &(struct clk_init_data){
  1038. .name = "gcc_camera_xo_clk",
  1039. .flags = CLK_IS_CRITICAL,
  1040. .ops = &clk_branch2_ops,
  1041. },
  1042. },
  1043. };
  1044. static struct clk_branch gcc_ce1_ahb_clk = {
  1045. .halt_reg = 0x4100c,
  1046. .halt_check = BRANCH_HALT_VOTED,
  1047. .hwcg_reg = 0x4100c,
  1048. .hwcg_bit = 1,
  1049. .clkr = {
  1050. .enable_reg = 0x52004,
  1051. .enable_mask = BIT(3),
  1052. .hw.init = &(struct clk_init_data){
  1053. .name = "gcc_ce1_ahb_clk",
  1054. .ops = &clk_branch2_ops,
  1055. },
  1056. },
  1057. };
  1058. static struct clk_branch gcc_ce1_axi_clk = {
  1059. .halt_reg = 0x41008,
  1060. .halt_check = BRANCH_HALT_VOTED,
  1061. .clkr = {
  1062. .enable_reg = 0x52004,
  1063. .enable_mask = BIT(4),
  1064. .hw.init = &(struct clk_init_data){
  1065. .name = "gcc_ce1_axi_clk",
  1066. .ops = &clk_branch2_ops,
  1067. },
  1068. },
  1069. };
  1070. static struct clk_branch gcc_ce1_clk = {
  1071. .halt_reg = 0x41004,
  1072. .halt_check = BRANCH_HALT_VOTED,
  1073. .clkr = {
  1074. .enable_reg = 0x52004,
  1075. .enable_mask = BIT(5),
  1076. .hw.init = &(struct clk_init_data){
  1077. .name = "gcc_ce1_clk",
  1078. .ops = &clk_branch2_ops,
  1079. },
  1080. },
  1081. };
  1082. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1083. .halt_reg = 0x502c,
  1084. .halt_check = BRANCH_HALT,
  1085. .clkr = {
  1086. .enable_reg = 0x502c,
  1087. .enable_mask = BIT(0),
  1088. .hw.init = &(struct clk_init_data){
  1089. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1090. .parent_names = (const char *[]){
  1091. "gcc_usb30_prim_master_clk_src",
  1092. },
  1093. .num_parents = 1,
  1094. .flags = CLK_SET_RATE_PARENT,
  1095. .ops = &clk_branch2_ops,
  1096. },
  1097. },
  1098. };
  1099. static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
  1100. .halt_reg = 0x5030,
  1101. .halt_check = BRANCH_HALT,
  1102. .clkr = {
  1103. .enable_reg = 0x5030,
  1104. .enable_mask = BIT(0),
  1105. .hw.init = &(struct clk_init_data){
  1106. .name = "gcc_cfg_noc_usb3_sec_axi_clk",
  1107. .parent_names = (const char *[]){
  1108. "gcc_usb30_sec_master_clk_src",
  1109. },
  1110. .num_parents = 1,
  1111. .flags = CLK_SET_RATE_PARENT,
  1112. .ops = &clk_branch2_ops,
  1113. },
  1114. },
  1115. };
  1116. static struct clk_branch gcc_cpuss_ahb_clk = {
  1117. .halt_reg = 0x48000,
  1118. .halt_check = BRANCH_HALT_VOTED,
  1119. .clkr = {
  1120. .enable_reg = 0x52004,
  1121. .enable_mask = BIT(21),
  1122. .hw.init = &(struct clk_init_data){
  1123. .name = "gcc_cpuss_ahb_clk",
  1124. .parent_names = (const char *[]){
  1125. "gcc_cpuss_ahb_clk_src",
  1126. },
  1127. .num_parents = 1,
  1128. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1129. .ops = &clk_branch2_ops,
  1130. },
  1131. },
  1132. };
  1133. static struct clk_branch gcc_cpuss_rbcpr_clk = {
  1134. .halt_reg = 0x48008,
  1135. .halt_check = BRANCH_HALT,
  1136. .clkr = {
  1137. .enable_reg = 0x48008,
  1138. .enable_mask = BIT(0),
  1139. .hw.init = &(struct clk_init_data){
  1140. .name = "gcc_cpuss_rbcpr_clk",
  1141. .parent_names = (const char *[]){
  1142. "gcc_cpuss_rbcpr_clk_src",
  1143. },
  1144. .num_parents = 1,
  1145. .flags = CLK_SET_RATE_PARENT,
  1146. .ops = &clk_branch2_ops,
  1147. },
  1148. },
  1149. };
  1150. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  1151. .halt_reg = 0x44038,
  1152. .halt_check = BRANCH_VOTED,
  1153. .clkr = {
  1154. .enable_reg = 0x44038,
  1155. .enable_mask = BIT(0),
  1156. .hw.init = &(struct clk_init_data){
  1157. .name = "gcc_ddrss_gpu_axi_clk",
  1158. .ops = &clk_branch2_ops,
  1159. },
  1160. },
  1161. };
  1162. static struct clk_branch gcc_disp_ahb_clk = {
  1163. .halt_reg = 0xb00c,
  1164. .halt_check = BRANCH_HALT,
  1165. .hwcg_reg = 0xb00c,
  1166. .hwcg_bit = 1,
  1167. .clkr = {
  1168. .enable_reg = 0xb00c,
  1169. .enable_mask = BIT(0),
  1170. .hw.init = &(struct clk_init_data){
  1171. .name = "gcc_disp_ahb_clk",
  1172. .flags = CLK_IS_CRITICAL,
  1173. .ops = &clk_branch2_ops,
  1174. },
  1175. },
  1176. };
  1177. static struct clk_branch gcc_disp_axi_clk = {
  1178. .halt_reg = 0xb024,
  1179. .halt_check = BRANCH_VOTED,
  1180. .clkr = {
  1181. .enable_reg = 0xb024,
  1182. .enable_mask = BIT(0),
  1183. .hw.init = &(struct clk_init_data){
  1184. .name = "gcc_disp_axi_clk",
  1185. .ops = &clk_branch2_ops,
  1186. },
  1187. },
  1188. };
  1189. static struct clk_branch gcc_disp_gpll0_clk_src = {
  1190. .halt_check = BRANCH_HALT_DELAY,
  1191. .clkr = {
  1192. .enable_reg = 0x52004,
  1193. .enable_mask = BIT(18),
  1194. .hw.init = &(struct clk_init_data){
  1195. .name = "gcc_disp_gpll0_clk_src",
  1196. .parent_names = (const char *[]){
  1197. "gpll0",
  1198. },
  1199. .num_parents = 1,
  1200. .ops = &clk_branch2_ops,
  1201. },
  1202. },
  1203. };
  1204. static struct clk_branch gcc_disp_gpll0_div_clk_src = {
  1205. .halt_check = BRANCH_HALT_DELAY,
  1206. .clkr = {
  1207. .enable_reg = 0x52004,
  1208. .enable_mask = BIT(19),
  1209. .hw.init = &(struct clk_init_data){
  1210. .name = "gcc_disp_gpll0_div_clk_src",
  1211. .parent_names = (const char *[]){
  1212. "gpll0_out_even",
  1213. },
  1214. .num_parents = 1,
  1215. .ops = &clk_branch2_ops,
  1216. },
  1217. },
  1218. };
  1219. static struct clk_branch gcc_disp_xo_clk = {
  1220. .halt_reg = 0xb030,
  1221. .halt_check = BRANCH_HALT,
  1222. .clkr = {
  1223. .enable_reg = 0xb030,
  1224. .enable_mask = BIT(0),
  1225. .hw.init = &(struct clk_init_data){
  1226. .name = "gcc_disp_xo_clk",
  1227. .flags = CLK_IS_CRITICAL,
  1228. .ops = &clk_branch2_ops,
  1229. },
  1230. },
  1231. };
  1232. static struct clk_branch gcc_gp1_clk = {
  1233. .halt_reg = 0x64000,
  1234. .halt_check = BRANCH_HALT,
  1235. .clkr = {
  1236. .enable_reg = 0x64000,
  1237. .enable_mask = BIT(0),
  1238. .hw.init = &(struct clk_init_data){
  1239. .name = "gcc_gp1_clk",
  1240. .parent_names = (const char *[]){
  1241. "gcc_gp1_clk_src",
  1242. },
  1243. .num_parents = 1,
  1244. .flags = CLK_SET_RATE_PARENT,
  1245. .ops = &clk_branch2_ops,
  1246. },
  1247. },
  1248. };
  1249. static struct clk_branch gcc_gp2_clk = {
  1250. .halt_reg = 0x65000,
  1251. .halt_check = BRANCH_HALT,
  1252. .clkr = {
  1253. .enable_reg = 0x65000,
  1254. .enable_mask = BIT(0),
  1255. .hw.init = &(struct clk_init_data){
  1256. .name = "gcc_gp2_clk",
  1257. .parent_names = (const char *[]){
  1258. "gcc_gp2_clk_src",
  1259. },
  1260. .num_parents = 1,
  1261. .flags = CLK_SET_RATE_PARENT,
  1262. .ops = &clk_branch2_ops,
  1263. },
  1264. },
  1265. };
  1266. static struct clk_branch gcc_gp3_clk = {
  1267. .halt_reg = 0x66000,
  1268. .halt_check = BRANCH_HALT,
  1269. .clkr = {
  1270. .enable_reg = 0x66000,
  1271. .enable_mask = BIT(0),
  1272. .hw.init = &(struct clk_init_data){
  1273. .name = "gcc_gp3_clk",
  1274. .parent_names = (const char *[]){
  1275. "gcc_gp3_clk_src",
  1276. },
  1277. .num_parents = 1,
  1278. .flags = CLK_SET_RATE_PARENT,
  1279. .ops = &clk_branch2_ops,
  1280. },
  1281. },
  1282. };
  1283. static struct clk_branch gcc_gpu_cfg_ahb_clk = {
  1284. .halt_reg = 0x71004,
  1285. .halt_check = BRANCH_HALT,
  1286. .hwcg_reg = 0x71004,
  1287. .hwcg_bit = 1,
  1288. .clkr = {
  1289. .enable_reg = 0x71004,
  1290. .enable_mask = BIT(0),
  1291. .hw.init = &(struct clk_init_data){
  1292. .name = "gcc_gpu_cfg_ahb_clk",
  1293. .flags = CLK_IS_CRITICAL,
  1294. .ops = &clk_branch2_ops,
  1295. },
  1296. },
  1297. };
  1298. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1299. .halt_check = BRANCH_HALT_DELAY,
  1300. .clkr = {
  1301. .enable_reg = 0x52004,
  1302. .enable_mask = BIT(15),
  1303. .hw.init = &(struct clk_init_data){
  1304. .name = "gcc_gpu_gpll0_clk_src",
  1305. .parent_names = (const char *[]){
  1306. "gpll0",
  1307. },
  1308. .num_parents = 1,
  1309. .ops = &clk_branch2_ops,
  1310. },
  1311. },
  1312. };
  1313. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1314. .halt_check = BRANCH_HALT_DELAY,
  1315. .clkr = {
  1316. .enable_reg = 0x52004,
  1317. .enable_mask = BIT(16),
  1318. .hw.init = &(struct clk_init_data){
  1319. .name = "gcc_gpu_gpll0_div_clk_src",
  1320. .parent_names = (const char *[]){
  1321. "gpll0_out_even",
  1322. },
  1323. .num_parents = 1,
  1324. .ops = &clk_branch2_ops,
  1325. },
  1326. },
  1327. };
  1328. static struct clk_branch gcc_gpu_iref_clk = {
  1329. .halt_reg = 0x8c010,
  1330. .halt_check = BRANCH_HALT,
  1331. .clkr = {
  1332. .enable_reg = 0x8c010,
  1333. .enable_mask = BIT(0),
  1334. .hw.init = &(struct clk_init_data){
  1335. .name = "gcc_gpu_iref_clk",
  1336. .ops = &clk_branch2_ops,
  1337. },
  1338. },
  1339. };
  1340. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1341. .halt_reg = 0x7100c,
  1342. .halt_check = BRANCH_VOTED,
  1343. .clkr = {
  1344. .enable_reg = 0x7100c,
  1345. .enable_mask = BIT(0),
  1346. .hw.init = &(struct clk_init_data){
  1347. .name = "gcc_gpu_memnoc_gfx_clk",
  1348. .ops = &clk_branch2_ops,
  1349. },
  1350. },
  1351. };
  1352. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1353. .halt_reg = 0x71018,
  1354. .halt_check = BRANCH_HALT,
  1355. .clkr = {
  1356. .enable_reg = 0x71018,
  1357. .enable_mask = BIT(0),
  1358. .hw.init = &(struct clk_init_data){
  1359. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1360. .ops = &clk_branch2_ops,
  1361. },
  1362. },
  1363. };
  1364. static struct clk_branch gcc_gpu_vs_clk = {
  1365. .halt_reg = 0x7a04c,
  1366. .halt_check = BRANCH_HALT,
  1367. .clkr = {
  1368. .enable_reg = 0x7a04c,
  1369. .enable_mask = BIT(0),
  1370. .hw.init = &(struct clk_init_data){
  1371. .name = "gcc_gpu_vs_clk",
  1372. .parent_names = (const char *[]){
  1373. "gcc_vsensor_clk_src",
  1374. },
  1375. .num_parents = 1,
  1376. .flags = CLK_SET_RATE_PARENT,
  1377. .ops = &clk_branch2_ops,
  1378. },
  1379. },
  1380. };
  1381. static struct clk_branch gcc_mss_axis2_clk = {
  1382. .halt_reg = 0x8a008,
  1383. .halt_check = BRANCH_HALT,
  1384. .clkr = {
  1385. .enable_reg = 0x8a008,
  1386. .enable_mask = BIT(0),
  1387. .hw.init = &(struct clk_init_data){
  1388. .name = "gcc_mss_axis2_clk",
  1389. .ops = &clk_branch2_ops,
  1390. },
  1391. },
  1392. };
  1393. static struct clk_branch gcc_mss_cfg_ahb_clk = {
  1394. .halt_reg = 0x8a000,
  1395. .halt_check = BRANCH_HALT,
  1396. .hwcg_reg = 0x8a000,
  1397. .hwcg_bit = 1,
  1398. .clkr = {
  1399. .enable_reg = 0x8a000,
  1400. .enable_mask = BIT(0),
  1401. .hw.init = &(struct clk_init_data){
  1402. .name = "gcc_mss_cfg_ahb_clk",
  1403. .ops = &clk_branch2_ops,
  1404. },
  1405. },
  1406. };
  1407. static struct clk_branch gcc_mss_gpll0_div_clk_src = {
  1408. .halt_check = BRANCH_HALT_DELAY,
  1409. .clkr = {
  1410. .enable_reg = 0x52004,
  1411. .enable_mask = BIT(17),
  1412. .hw.init = &(struct clk_init_data){
  1413. .name = "gcc_mss_gpll0_div_clk_src",
  1414. .ops = &clk_branch2_ops,
  1415. },
  1416. },
  1417. };
  1418. static struct clk_branch gcc_mss_mfab_axis_clk = {
  1419. .halt_reg = 0x8a004,
  1420. .halt_check = BRANCH_VOTED,
  1421. .hwcg_reg = 0x8a004,
  1422. .hwcg_bit = 1,
  1423. .clkr = {
  1424. .enable_reg = 0x8a004,
  1425. .enable_mask = BIT(0),
  1426. .hw.init = &(struct clk_init_data){
  1427. .name = "gcc_mss_mfab_axis_clk",
  1428. .ops = &clk_branch2_ops,
  1429. },
  1430. },
  1431. };
  1432. static struct clk_branch gcc_mss_q6_memnoc_axi_clk = {
  1433. .halt_reg = 0x8a154,
  1434. .halt_check = BRANCH_VOTED,
  1435. .clkr = {
  1436. .enable_reg = 0x8a154,
  1437. .enable_mask = BIT(0),
  1438. .hw.init = &(struct clk_init_data){
  1439. .name = "gcc_mss_q6_memnoc_axi_clk",
  1440. .ops = &clk_branch2_ops,
  1441. },
  1442. },
  1443. };
  1444. static struct clk_branch gcc_mss_snoc_axi_clk = {
  1445. .halt_reg = 0x8a150,
  1446. .halt_check = BRANCH_HALT,
  1447. .clkr = {
  1448. .enable_reg = 0x8a150,
  1449. .enable_mask = BIT(0),
  1450. .hw.init = &(struct clk_init_data){
  1451. .name = "gcc_mss_snoc_axi_clk",
  1452. .ops = &clk_branch2_ops,
  1453. },
  1454. },
  1455. };
  1456. static struct clk_branch gcc_mss_vs_clk = {
  1457. .halt_reg = 0x7a048,
  1458. .halt_check = BRANCH_HALT,
  1459. .clkr = {
  1460. .enable_reg = 0x7a048,
  1461. .enable_mask = BIT(0),
  1462. .hw.init = &(struct clk_init_data){
  1463. .name = "gcc_mss_vs_clk",
  1464. .parent_names = (const char *[]){
  1465. "gcc_vsensor_clk_src",
  1466. },
  1467. .num_parents = 1,
  1468. .flags = CLK_SET_RATE_PARENT,
  1469. .ops = &clk_branch2_ops,
  1470. },
  1471. },
  1472. };
  1473. static struct clk_branch gcc_pcie_0_aux_clk = {
  1474. .halt_reg = 0x6b01c,
  1475. .halt_check = BRANCH_HALT_VOTED,
  1476. .clkr = {
  1477. .enable_reg = 0x5200c,
  1478. .enable_mask = BIT(3),
  1479. .hw.init = &(struct clk_init_data){
  1480. .name = "gcc_pcie_0_aux_clk",
  1481. .parent_names = (const char *[]){
  1482. "gcc_pcie_0_aux_clk_src",
  1483. },
  1484. .num_parents = 1,
  1485. .flags = CLK_SET_RATE_PARENT,
  1486. .ops = &clk_branch2_ops,
  1487. },
  1488. },
  1489. };
  1490. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1491. .halt_reg = 0x6b018,
  1492. .halt_check = BRANCH_HALT_VOTED,
  1493. .hwcg_reg = 0x6b018,
  1494. .hwcg_bit = 1,
  1495. .clkr = {
  1496. .enable_reg = 0x5200c,
  1497. .enable_mask = BIT(2),
  1498. .hw.init = &(struct clk_init_data){
  1499. .name = "gcc_pcie_0_cfg_ahb_clk",
  1500. .ops = &clk_branch2_ops,
  1501. },
  1502. },
  1503. };
  1504. static struct clk_branch gcc_pcie_0_clkref_clk = {
  1505. .halt_reg = 0x8c00c,
  1506. .halt_check = BRANCH_HALT,
  1507. .clkr = {
  1508. .enable_reg = 0x8c00c,
  1509. .enable_mask = BIT(0),
  1510. .hw.init = &(struct clk_init_data){
  1511. .name = "gcc_pcie_0_clkref_clk",
  1512. .ops = &clk_branch2_ops,
  1513. },
  1514. },
  1515. };
  1516. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1517. .halt_reg = 0x6b014,
  1518. .halt_check = BRANCH_HALT_VOTED,
  1519. .clkr = {
  1520. .enable_reg = 0x5200c,
  1521. .enable_mask = BIT(1),
  1522. .hw.init = &(struct clk_init_data){
  1523. .name = "gcc_pcie_0_mstr_axi_clk",
  1524. .ops = &clk_branch2_ops,
  1525. },
  1526. },
  1527. };
  1528. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1529. .halt_check = BRANCH_HALT_SKIP,
  1530. .clkr = {
  1531. .enable_reg = 0x5200c,
  1532. .enable_mask = BIT(4),
  1533. .hw.init = &(struct clk_init_data){
  1534. .name = "gcc_pcie_0_pipe_clk",
  1535. .ops = &clk_branch2_ops,
  1536. },
  1537. },
  1538. };
  1539. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1540. .halt_reg = 0x6b010,
  1541. .halt_check = BRANCH_HALT_VOTED,
  1542. .hwcg_reg = 0x6b010,
  1543. .hwcg_bit = 1,
  1544. .clkr = {
  1545. .enable_reg = 0x5200c,
  1546. .enable_mask = BIT(0),
  1547. .hw.init = &(struct clk_init_data){
  1548. .name = "gcc_pcie_0_slv_axi_clk",
  1549. .ops = &clk_branch2_ops,
  1550. },
  1551. },
  1552. };
  1553. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  1554. .halt_reg = 0x6b00c,
  1555. .halt_check = BRANCH_HALT_VOTED,
  1556. .clkr = {
  1557. .enable_reg = 0x5200c,
  1558. .enable_mask = BIT(5),
  1559. .hw.init = &(struct clk_init_data){
  1560. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  1561. .ops = &clk_branch2_ops,
  1562. },
  1563. },
  1564. };
  1565. static struct clk_branch gcc_pcie_1_aux_clk = {
  1566. .halt_reg = 0x8d01c,
  1567. .halt_check = BRANCH_HALT_VOTED,
  1568. .clkr = {
  1569. .enable_reg = 0x52004,
  1570. .enable_mask = BIT(29),
  1571. .hw.init = &(struct clk_init_data){
  1572. .name = "gcc_pcie_1_aux_clk",
  1573. .parent_names = (const char *[]){
  1574. "gcc_pcie_1_aux_clk_src",
  1575. },
  1576. .num_parents = 1,
  1577. .flags = CLK_SET_RATE_PARENT,
  1578. .ops = &clk_branch2_ops,
  1579. },
  1580. },
  1581. };
  1582. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1583. .halt_reg = 0x8d018,
  1584. .halt_check = BRANCH_HALT_VOTED,
  1585. .hwcg_reg = 0x8d018,
  1586. .hwcg_bit = 1,
  1587. .clkr = {
  1588. .enable_reg = 0x52004,
  1589. .enable_mask = BIT(28),
  1590. .hw.init = &(struct clk_init_data){
  1591. .name = "gcc_pcie_1_cfg_ahb_clk",
  1592. .ops = &clk_branch2_ops,
  1593. },
  1594. },
  1595. };
  1596. static struct clk_branch gcc_pcie_1_clkref_clk = {
  1597. .halt_reg = 0x8c02c,
  1598. .halt_check = BRANCH_HALT,
  1599. .clkr = {
  1600. .enable_reg = 0x8c02c,
  1601. .enable_mask = BIT(0),
  1602. .hw.init = &(struct clk_init_data){
  1603. .name = "gcc_pcie_1_clkref_clk",
  1604. .ops = &clk_branch2_ops,
  1605. },
  1606. },
  1607. };
  1608. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  1609. .halt_reg = 0x8d014,
  1610. .halt_check = BRANCH_HALT_VOTED,
  1611. .clkr = {
  1612. .enable_reg = 0x52004,
  1613. .enable_mask = BIT(27),
  1614. .hw.init = &(struct clk_init_data){
  1615. .name = "gcc_pcie_1_mstr_axi_clk",
  1616. .ops = &clk_branch2_ops,
  1617. },
  1618. },
  1619. };
  1620. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1621. .halt_check = BRANCH_HALT_SKIP,
  1622. .clkr = {
  1623. .enable_reg = 0x52004,
  1624. .enable_mask = BIT(30),
  1625. .hw.init = &(struct clk_init_data){
  1626. .name = "gcc_pcie_1_pipe_clk",
  1627. .ops = &clk_branch2_ops,
  1628. },
  1629. },
  1630. };
  1631. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  1632. .halt_reg = 0x8d010,
  1633. .halt_check = BRANCH_HALT_VOTED,
  1634. .hwcg_reg = 0x8d010,
  1635. .hwcg_bit = 1,
  1636. .clkr = {
  1637. .enable_reg = 0x52004,
  1638. .enable_mask = BIT(26),
  1639. .hw.init = &(struct clk_init_data){
  1640. .name = "gcc_pcie_1_slv_axi_clk",
  1641. .ops = &clk_branch2_ops,
  1642. },
  1643. },
  1644. };
  1645. static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
  1646. .halt_reg = 0x8d00c,
  1647. .halt_check = BRANCH_HALT_VOTED,
  1648. .clkr = {
  1649. .enable_reg = 0x52004,
  1650. .enable_mask = BIT(25),
  1651. .hw.init = &(struct clk_init_data){
  1652. .name = "gcc_pcie_1_slv_q2a_axi_clk",
  1653. .ops = &clk_branch2_ops,
  1654. },
  1655. },
  1656. };
  1657. static struct clk_branch gcc_pcie_phy_aux_clk = {
  1658. .halt_reg = 0x6f004,
  1659. .halt_check = BRANCH_HALT,
  1660. .clkr = {
  1661. .enable_reg = 0x6f004,
  1662. .enable_mask = BIT(0),
  1663. .hw.init = &(struct clk_init_data){
  1664. .name = "gcc_pcie_phy_aux_clk",
  1665. .parent_names = (const char *[]){
  1666. "gcc_pcie_0_aux_clk_src",
  1667. },
  1668. .num_parents = 1,
  1669. .flags = CLK_SET_RATE_PARENT,
  1670. .ops = &clk_branch2_ops,
  1671. },
  1672. },
  1673. };
  1674. static struct clk_branch gcc_pcie_phy_refgen_clk = {
  1675. .halt_reg = 0x6f02c,
  1676. .halt_check = BRANCH_HALT,
  1677. .clkr = {
  1678. .enable_reg = 0x6f02c,
  1679. .enable_mask = BIT(0),
  1680. .hw.init = &(struct clk_init_data){
  1681. .name = "gcc_pcie_phy_refgen_clk",
  1682. .parent_names = (const char *[]){
  1683. "gcc_pcie_phy_refgen_clk_src",
  1684. },
  1685. .num_parents = 1,
  1686. .flags = CLK_SET_RATE_PARENT,
  1687. .ops = &clk_branch2_ops,
  1688. },
  1689. },
  1690. };
  1691. static struct clk_branch gcc_pdm2_clk = {
  1692. .halt_reg = 0x3300c,
  1693. .halt_check = BRANCH_HALT,
  1694. .clkr = {
  1695. .enable_reg = 0x3300c,
  1696. .enable_mask = BIT(0),
  1697. .hw.init = &(struct clk_init_data){
  1698. .name = "gcc_pdm2_clk",
  1699. .parent_names = (const char *[]){
  1700. "gcc_pdm2_clk_src",
  1701. },
  1702. .num_parents = 1,
  1703. .flags = CLK_SET_RATE_PARENT,
  1704. .ops = &clk_branch2_ops,
  1705. },
  1706. },
  1707. };
  1708. static struct clk_branch gcc_pdm_ahb_clk = {
  1709. .halt_reg = 0x33004,
  1710. .halt_check = BRANCH_HALT,
  1711. .hwcg_reg = 0x33004,
  1712. .hwcg_bit = 1,
  1713. .clkr = {
  1714. .enable_reg = 0x33004,
  1715. .enable_mask = BIT(0),
  1716. .hw.init = &(struct clk_init_data){
  1717. .name = "gcc_pdm_ahb_clk",
  1718. .ops = &clk_branch2_ops,
  1719. },
  1720. },
  1721. };
  1722. static struct clk_branch gcc_pdm_xo4_clk = {
  1723. .halt_reg = 0x33008,
  1724. .halt_check = BRANCH_HALT,
  1725. .clkr = {
  1726. .enable_reg = 0x33008,
  1727. .enable_mask = BIT(0),
  1728. .hw.init = &(struct clk_init_data){
  1729. .name = "gcc_pdm_xo4_clk",
  1730. .ops = &clk_branch2_ops,
  1731. },
  1732. },
  1733. };
  1734. static struct clk_branch gcc_prng_ahb_clk = {
  1735. .halt_reg = 0x34004,
  1736. .halt_check = BRANCH_HALT_VOTED,
  1737. .hwcg_reg = 0x34004,
  1738. .hwcg_bit = 1,
  1739. .clkr = {
  1740. .enable_reg = 0x52004,
  1741. .enable_mask = BIT(13),
  1742. .hw.init = &(struct clk_init_data){
  1743. .name = "gcc_prng_ahb_clk",
  1744. .ops = &clk_branch2_ops,
  1745. },
  1746. },
  1747. };
  1748. static struct clk_branch gcc_qmip_camera_ahb_clk = {
  1749. .halt_reg = 0xb014,
  1750. .halt_check = BRANCH_HALT,
  1751. .hwcg_reg = 0xb014,
  1752. .hwcg_bit = 1,
  1753. .clkr = {
  1754. .enable_reg = 0xb014,
  1755. .enable_mask = BIT(0),
  1756. .hw.init = &(struct clk_init_data){
  1757. .name = "gcc_qmip_camera_ahb_clk",
  1758. .ops = &clk_branch2_ops,
  1759. },
  1760. },
  1761. };
  1762. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  1763. .halt_reg = 0xb018,
  1764. .halt_check = BRANCH_HALT,
  1765. .hwcg_reg = 0xb018,
  1766. .hwcg_bit = 1,
  1767. .clkr = {
  1768. .enable_reg = 0xb018,
  1769. .enable_mask = BIT(0),
  1770. .hw.init = &(struct clk_init_data){
  1771. .name = "gcc_qmip_disp_ahb_clk",
  1772. .ops = &clk_branch2_ops,
  1773. },
  1774. },
  1775. };
  1776. static struct clk_branch gcc_qmip_video_ahb_clk = {
  1777. .halt_reg = 0xb010,
  1778. .halt_check = BRANCH_HALT,
  1779. .hwcg_reg = 0xb010,
  1780. .hwcg_bit = 1,
  1781. .clkr = {
  1782. .enable_reg = 0xb010,
  1783. .enable_mask = BIT(0),
  1784. .hw.init = &(struct clk_init_data){
  1785. .name = "gcc_qmip_video_ahb_clk",
  1786. .ops = &clk_branch2_ops,
  1787. },
  1788. },
  1789. };
  1790. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  1791. .halt_reg = 0x17030,
  1792. .halt_check = BRANCH_HALT_VOTED,
  1793. .clkr = {
  1794. .enable_reg = 0x5200c,
  1795. .enable_mask = BIT(10),
  1796. .hw.init = &(struct clk_init_data){
  1797. .name = "gcc_qupv3_wrap0_s0_clk",
  1798. .parent_names = (const char *[]){
  1799. "gcc_qupv3_wrap0_s0_clk_src",
  1800. },
  1801. .num_parents = 1,
  1802. .flags = CLK_SET_RATE_PARENT,
  1803. .ops = &clk_branch2_ops,
  1804. },
  1805. },
  1806. };
  1807. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  1808. .halt_reg = 0x17160,
  1809. .halt_check = BRANCH_HALT_VOTED,
  1810. .clkr = {
  1811. .enable_reg = 0x5200c,
  1812. .enable_mask = BIT(11),
  1813. .hw.init = &(struct clk_init_data){
  1814. .name = "gcc_qupv3_wrap0_s1_clk",
  1815. .parent_names = (const char *[]){
  1816. "gcc_qupv3_wrap0_s1_clk_src",
  1817. },
  1818. .num_parents = 1,
  1819. .flags = CLK_SET_RATE_PARENT,
  1820. .ops = &clk_branch2_ops,
  1821. },
  1822. },
  1823. };
  1824. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  1825. .halt_reg = 0x17290,
  1826. .halt_check = BRANCH_HALT_VOTED,
  1827. .clkr = {
  1828. .enable_reg = 0x5200c,
  1829. .enable_mask = BIT(12),
  1830. .hw.init = &(struct clk_init_data){
  1831. .name = "gcc_qupv3_wrap0_s2_clk",
  1832. .parent_names = (const char *[]){
  1833. "gcc_qupv3_wrap0_s2_clk_src",
  1834. },
  1835. .num_parents = 1,
  1836. .flags = CLK_SET_RATE_PARENT,
  1837. .ops = &clk_branch2_ops,
  1838. },
  1839. },
  1840. };
  1841. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  1842. .halt_reg = 0x173c0,
  1843. .halt_check = BRANCH_HALT_VOTED,
  1844. .clkr = {
  1845. .enable_reg = 0x5200c,
  1846. .enable_mask = BIT(13),
  1847. .hw.init = &(struct clk_init_data){
  1848. .name = "gcc_qupv3_wrap0_s3_clk",
  1849. .parent_names = (const char *[]){
  1850. "gcc_qupv3_wrap0_s3_clk_src",
  1851. },
  1852. .num_parents = 1,
  1853. .flags = CLK_SET_RATE_PARENT,
  1854. .ops = &clk_branch2_ops,
  1855. },
  1856. },
  1857. };
  1858. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  1859. .halt_reg = 0x174f0,
  1860. .halt_check = BRANCH_HALT_VOTED,
  1861. .clkr = {
  1862. .enable_reg = 0x5200c,
  1863. .enable_mask = BIT(14),
  1864. .hw.init = &(struct clk_init_data){
  1865. .name = "gcc_qupv3_wrap0_s4_clk",
  1866. .parent_names = (const char *[]){
  1867. "gcc_qupv3_wrap0_s4_clk_src",
  1868. },
  1869. .num_parents = 1,
  1870. .flags = CLK_SET_RATE_PARENT,
  1871. .ops = &clk_branch2_ops,
  1872. },
  1873. },
  1874. };
  1875. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  1876. .halt_reg = 0x17620,
  1877. .halt_check = BRANCH_HALT_VOTED,
  1878. .clkr = {
  1879. .enable_reg = 0x5200c,
  1880. .enable_mask = BIT(15),
  1881. .hw.init = &(struct clk_init_data){
  1882. .name = "gcc_qupv3_wrap0_s5_clk",
  1883. .parent_names = (const char *[]){
  1884. "gcc_qupv3_wrap0_s5_clk_src",
  1885. },
  1886. .num_parents = 1,
  1887. .flags = CLK_SET_RATE_PARENT,
  1888. .ops = &clk_branch2_ops,
  1889. },
  1890. },
  1891. };
  1892. static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
  1893. .halt_reg = 0x17750,
  1894. .halt_check = BRANCH_HALT_VOTED,
  1895. .clkr = {
  1896. .enable_reg = 0x5200c,
  1897. .enable_mask = BIT(16),
  1898. .hw.init = &(struct clk_init_data){
  1899. .name = "gcc_qupv3_wrap0_s6_clk",
  1900. .parent_names = (const char *[]){
  1901. "gcc_qupv3_wrap0_s6_clk_src",
  1902. },
  1903. .num_parents = 1,
  1904. .flags = CLK_SET_RATE_PARENT,
  1905. .ops = &clk_branch2_ops,
  1906. },
  1907. },
  1908. };
  1909. static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
  1910. .halt_reg = 0x17880,
  1911. .halt_check = BRANCH_HALT_VOTED,
  1912. .clkr = {
  1913. .enable_reg = 0x5200c,
  1914. .enable_mask = BIT(17),
  1915. .hw.init = &(struct clk_init_data){
  1916. .name = "gcc_qupv3_wrap0_s7_clk",
  1917. .parent_names = (const char *[]){
  1918. "gcc_qupv3_wrap0_s7_clk_src",
  1919. },
  1920. .num_parents = 1,
  1921. .flags = CLK_SET_RATE_PARENT,
  1922. .ops = &clk_branch2_ops,
  1923. },
  1924. },
  1925. };
  1926. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  1927. .halt_reg = 0x18014,
  1928. .halt_check = BRANCH_HALT_VOTED,
  1929. .clkr = {
  1930. .enable_reg = 0x5200c,
  1931. .enable_mask = BIT(22),
  1932. .hw.init = &(struct clk_init_data){
  1933. .name = "gcc_qupv3_wrap1_s0_clk",
  1934. .parent_names = (const char *[]){
  1935. "gcc_qupv3_wrap1_s0_clk_src",
  1936. },
  1937. .num_parents = 1,
  1938. .flags = CLK_SET_RATE_PARENT,
  1939. .ops = &clk_branch2_ops,
  1940. },
  1941. },
  1942. };
  1943. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  1944. .halt_reg = 0x18144,
  1945. .halt_check = BRANCH_HALT_VOTED,
  1946. .clkr = {
  1947. .enable_reg = 0x5200c,
  1948. .enable_mask = BIT(23),
  1949. .hw.init = &(struct clk_init_data){
  1950. .name = "gcc_qupv3_wrap1_s1_clk",
  1951. .parent_names = (const char *[]){
  1952. "gcc_qupv3_wrap1_s1_clk_src",
  1953. },
  1954. .num_parents = 1,
  1955. .flags = CLK_SET_RATE_PARENT,
  1956. .ops = &clk_branch2_ops,
  1957. },
  1958. },
  1959. };
  1960. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  1961. .halt_reg = 0x18274,
  1962. .halt_check = BRANCH_HALT_VOTED,
  1963. .clkr = {
  1964. .enable_reg = 0x5200c,
  1965. .enable_mask = BIT(24),
  1966. .hw.init = &(struct clk_init_data){
  1967. .name = "gcc_qupv3_wrap1_s2_clk",
  1968. .parent_names = (const char *[]){
  1969. "gcc_qupv3_wrap1_s2_clk_src",
  1970. },
  1971. .num_parents = 1,
  1972. .flags = CLK_SET_RATE_PARENT,
  1973. .ops = &clk_branch2_ops,
  1974. },
  1975. },
  1976. };
  1977. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  1978. .halt_reg = 0x183a4,
  1979. .halt_check = BRANCH_HALT_VOTED,
  1980. .clkr = {
  1981. .enable_reg = 0x5200c,
  1982. .enable_mask = BIT(25),
  1983. .hw.init = &(struct clk_init_data){
  1984. .name = "gcc_qupv3_wrap1_s3_clk",
  1985. .parent_names = (const char *[]){
  1986. "gcc_qupv3_wrap1_s3_clk_src",
  1987. },
  1988. .num_parents = 1,
  1989. .flags = CLK_SET_RATE_PARENT,
  1990. .ops = &clk_branch2_ops,
  1991. },
  1992. },
  1993. };
  1994. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  1995. .halt_reg = 0x184d4,
  1996. .halt_check = BRANCH_HALT_VOTED,
  1997. .clkr = {
  1998. .enable_reg = 0x5200c,
  1999. .enable_mask = BIT(26),
  2000. .hw.init = &(struct clk_init_data){
  2001. .name = "gcc_qupv3_wrap1_s4_clk",
  2002. .parent_names = (const char *[]){
  2003. "gcc_qupv3_wrap1_s4_clk_src",
  2004. },
  2005. .num_parents = 1,
  2006. .flags = CLK_SET_RATE_PARENT,
  2007. .ops = &clk_branch2_ops,
  2008. },
  2009. },
  2010. };
  2011. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  2012. .halt_reg = 0x18604,
  2013. .halt_check = BRANCH_HALT_VOTED,
  2014. .clkr = {
  2015. .enable_reg = 0x5200c,
  2016. .enable_mask = BIT(27),
  2017. .hw.init = &(struct clk_init_data){
  2018. .name = "gcc_qupv3_wrap1_s5_clk",
  2019. .parent_names = (const char *[]){
  2020. "gcc_qupv3_wrap1_s5_clk_src",
  2021. },
  2022. .num_parents = 1,
  2023. .flags = CLK_SET_RATE_PARENT,
  2024. .ops = &clk_branch2_ops,
  2025. },
  2026. },
  2027. };
  2028. static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
  2029. .halt_reg = 0x18734,
  2030. .halt_check = BRANCH_HALT_VOTED,
  2031. .clkr = {
  2032. .enable_reg = 0x5200c,
  2033. .enable_mask = BIT(28),
  2034. .hw.init = &(struct clk_init_data){
  2035. .name = "gcc_qupv3_wrap1_s6_clk",
  2036. .parent_names = (const char *[]){
  2037. "gcc_qupv3_wrap1_s6_clk_src",
  2038. },
  2039. .num_parents = 1,
  2040. .flags = CLK_SET_RATE_PARENT,
  2041. .ops = &clk_branch2_ops,
  2042. },
  2043. },
  2044. };
  2045. static struct clk_branch gcc_qupv3_wrap1_s7_clk = {
  2046. .halt_reg = 0x18864,
  2047. .halt_check = BRANCH_HALT_VOTED,
  2048. .clkr = {
  2049. .enable_reg = 0x5200c,
  2050. .enable_mask = BIT(29),
  2051. .hw.init = &(struct clk_init_data){
  2052. .name = "gcc_qupv3_wrap1_s7_clk",
  2053. .parent_names = (const char *[]){
  2054. "gcc_qupv3_wrap1_s7_clk_src",
  2055. },
  2056. .num_parents = 1,
  2057. .flags = CLK_SET_RATE_PARENT,
  2058. .ops = &clk_branch2_ops,
  2059. },
  2060. },
  2061. };
  2062. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2063. .halt_reg = 0x17004,
  2064. .halt_check = BRANCH_HALT_VOTED,
  2065. .clkr = {
  2066. .enable_reg = 0x5200c,
  2067. .enable_mask = BIT(6),
  2068. .hw.init = &(struct clk_init_data){
  2069. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2070. .ops = &clk_branch2_ops,
  2071. },
  2072. },
  2073. };
  2074. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2075. .halt_reg = 0x17008,
  2076. .halt_check = BRANCH_HALT_VOTED,
  2077. .hwcg_reg = 0x17008,
  2078. .hwcg_bit = 1,
  2079. .clkr = {
  2080. .enable_reg = 0x5200c,
  2081. .enable_mask = BIT(7),
  2082. .hw.init = &(struct clk_init_data){
  2083. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2084. .ops = &clk_branch2_ops,
  2085. },
  2086. },
  2087. };
  2088. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  2089. .halt_reg = 0x1800c,
  2090. .halt_check = BRANCH_HALT_VOTED,
  2091. .clkr = {
  2092. .enable_reg = 0x5200c,
  2093. .enable_mask = BIT(20),
  2094. .hw.init = &(struct clk_init_data){
  2095. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  2096. .ops = &clk_branch2_ops,
  2097. },
  2098. },
  2099. };
  2100. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  2101. .halt_reg = 0x18010,
  2102. .halt_check = BRANCH_HALT_VOTED,
  2103. .hwcg_reg = 0x18010,
  2104. .hwcg_bit = 1,
  2105. .clkr = {
  2106. .enable_reg = 0x5200c,
  2107. .enable_mask = BIT(21),
  2108. .hw.init = &(struct clk_init_data){
  2109. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  2110. .ops = &clk_branch2_ops,
  2111. },
  2112. },
  2113. };
  2114. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2115. .halt_reg = 0x14008,
  2116. .halt_check = BRANCH_HALT,
  2117. .clkr = {
  2118. .enable_reg = 0x14008,
  2119. .enable_mask = BIT(0),
  2120. .hw.init = &(struct clk_init_data){
  2121. .name = "gcc_sdcc2_ahb_clk",
  2122. .ops = &clk_branch2_ops,
  2123. },
  2124. },
  2125. };
  2126. static struct clk_branch gcc_sdcc2_apps_clk = {
  2127. .halt_reg = 0x14004,
  2128. .halt_check = BRANCH_HALT,
  2129. .clkr = {
  2130. .enable_reg = 0x14004,
  2131. .enable_mask = BIT(0),
  2132. .hw.init = &(struct clk_init_data){
  2133. .name = "gcc_sdcc2_apps_clk",
  2134. .parent_names = (const char *[]){
  2135. "gcc_sdcc2_apps_clk_src",
  2136. },
  2137. .num_parents = 1,
  2138. .flags = CLK_SET_RATE_PARENT,
  2139. .ops = &clk_branch2_ops,
  2140. },
  2141. },
  2142. };
  2143. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2144. .halt_reg = 0x16008,
  2145. .halt_check = BRANCH_HALT,
  2146. .clkr = {
  2147. .enable_reg = 0x16008,
  2148. .enable_mask = BIT(0),
  2149. .hw.init = &(struct clk_init_data){
  2150. .name = "gcc_sdcc4_ahb_clk",
  2151. .ops = &clk_branch2_ops,
  2152. },
  2153. },
  2154. };
  2155. static struct clk_branch gcc_sdcc4_apps_clk = {
  2156. .halt_reg = 0x16004,
  2157. .halt_check = BRANCH_HALT,
  2158. .clkr = {
  2159. .enable_reg = 0x16004,
  2160. .enable_mask = BIT(0),
  2161. .hw.init = &(struct clk_init_data){
  2162. .name = "gcc_sdcc4_apps_clk",
  2163. .parent_names = (const char *[]){
  2164. "gcc_sdcc4_apps_clk_src",
  2165. },
  2166. .num_parents = 1,
  2167. .flags = CLK_SET_RATE_PARENT,
  2168. .ops = &clk_branch2_ops,
  2169. },
  2170. },
  2171. };
  2172. static struct clk_branch gcc_sys_noc_cpuss_ahb_clk = {
  2173. .halt_reg = 0x414c,
  2174. .halt_check = BRANCH_HALT_VOTED,
  2175. .clkr = {
  2176. .enable_reg = 0x52004,
  2177. .enable_mask = BIT(0),
  2178. .hw.init = &(struct clk_init_data){
  2179. .name = "gcc_sys_noc_cpuss_ahb_clk",
  2180. .parent_names = (const char *[]){
  2181. "gcc_cpuss_ahb_clk_src",
  2182. },
  2183. .num_parents = 1,
  2184. .flags = CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  2185. .ops = &clk_branch2_ops,
  2186. },
  2187. },
  2188. };
  2189. static struct clk_branch gcc_tsif_ahb_clk = {
  2190. .halt_reg = 0x36004,
  2191. .halt_check = BRANCH_HALT,
  2192. .clkr = {
  2193. .enable_reg = 0x36004,
  2194. .enable_mask = BIT(0),
  2195. .hw.init = &(struct clk_init_data){
  2196. .name = "gcc_tsif_ahb_clk",
  2197. .ops = &clk_branch2_ops,
  2198. },
  2199. },
  2200. };
  2201. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2202. .halt_reg = 0x3600c,
  2203. .halt_check = BRANCH_HALT,
  2204. .clkr = {
  2205. .enable_reg = 0x3600c,
  2206. .enable_mask = BIT(0),
  2207. .hw.init = &(struct clk_init_data){
  2208. .name = "gcc_tsif_inactivity_timers_clk",
  2209. .ops = &clk_branch2_ops,
  2210. },
  2211. },
  2212. };
  2213. static struct clk_branch gcc_tsif_ref_clk = {
  2214. .halt_reg = 0x36008,
  2215. .halt_check = BRANCH_HALT,
  2216. .clkr = {
  2217. .enable_reg = 0x36008,
  2218. .enable_mask = BIT(0),
  2219. .hw.init = &(struct clk_init_data){
  2220. .name = "gcc_tsif_ref_clk",
  2221. .parent_names = (const char *[]){
  2222. "gcc_tsif_ref_clk_src",
  2223. },
  2224. .num_parents = 1,
  2225. .flags = CLK_SET_RATE_PARENT,
  2226. .ops = &clk_branch2_ops,
  2227. },
  2228. },
  2229. };
  2230. static struct clk_branch gcc_ufs_card_ahb_clk = {
  2231. .halt_reg = 0x75010,
  2232. .halt_check = BRANCH_HALT,
  2233. .hwcg_reg = 0x75010,
  2234. .hwcg_bit = 1,
  2235. .clkr = {
  2236. .enable_reg = 0x75010,
  2237. .enable_mask = BIT(0),
  2238. .hw.init = &(struct clk_init_data){
  2239. .name = "gcc_ufs_card_ahb_clk",
  2240. .ops = &clk_branch2_ops,
  2241. },
  2242. },
  2243. };
  2244. static struct clk_branch gcc_ufs_card_axi_clk = {
  2245. .halt_reg = 0x7500c,
  2246. .halt_check = BRANCH_HALT,
  2247. .hwcg_reg = 0x7500c,
  2248. .hwcg_bit = 1,
  2249. .clkr = {
  2250. .enable_reg = 0x7500c,
  2251. .enable_mask = BIT(0),
  2252. .hw.init = &(struct clk_init_data){
  2253. .name = "gcc_ufs_card_axi_clk",
  2254. .parent_names = (const char *[]){
  2255. "gcc_ufs_card_axi_clk_src",
  2256. },
  2257. .num_parents = 1,
  2258. .flags = CLK_SET_RATE_PARENT,
  2259. .ops = &clk_branch2_ops,
  2260. },
  2261. },
  2262. };
  2263. static struct clk_branch gcc_ufs_card_clkref_clk = {
  2264. .halt_reg = 0x8c004,
  2265. .halt_check = BRANCH_HALT,
  2266. .clkr = {
  2267. .enable_reg = 0x8c004,
  2268. .enable_mask = BIT(0),
  2269. .hw.init = &(struct clk_init_data){
  2270. .name = "gcc_ufs_card_clkref_clk",
  2271. .ops = &clk_branch2_ops,
  2272. },
  2273. },
  2274. };
  2275. static struct clk_branch gcc_ufs_card_ice_core_clk = {
  2276. .halt_reg = 0x75058,
  2277. .halt_check = BRANCH_HALT,
  2278. .hwcg_reg = 0x75058,
  2279. .hwcg_bit = 1,
  2280. .clkr = {
  2281. .enable_reg = 0x75058,
  2282. .enable_mask = BIT(0),
  2283. .hw.init = &(struct clk_init_data){
  2284. .name = "gcc_ufs_card_ice_core_clk",
  2285. .parent_names = (const char *[]){
  2286. "gcc_ufs_card_ice_core_clk_src",
  2287. },
  2288. .num_parents = 1,
  2289. .flags = CLK_SET_RATE_PARENT,
  2290. .ops = &clk_branch2_ops,
  2291. },
  2292. },
  2293. };
  2294. static struct clk_branch gcc_ufs_card_phy_aux_clk = {
  2295. .halt_reg = 0x7508c,
  2296. .halt_check = BRANCH_HALT,
  2297. .hwcg_reg = 0x7508c,
  2298. .hwcg_bit = 1,
  2299. .clkr = {
  2300. .enable_reg = 0x7508c,
  2301. .enable_mask = BIT(0),
  2302. .hw.init = &(struct clk_init_data){
  2303. .name = "gcc_ufs_card_phy_aux_clk",
  2304. .parent_names = (const char *[]){
  2305. "gcc_ufs_card_phy_aux_clk_src",
  2306. },
  2307. .num_parents = 1,
  2308. .flags = CLK_SET_RATE_PARENT,
  2309. .ops = &clk_branch2_ops,
  2310. },
  2311. },
  2312. };
  2313. static struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
  2314. .halt_check = BRANCH_HALT_SKIP,
  2315. .clkr = {
  2316. .enable_reg = 0x75018,
  2317. .enable_mask = BIT(0),
  2318. .hw.init = &(struct clk_init_data){
  2319. .name = "gcc_ufs_card_rx_symbol_0_clk",
  2320. .ops = &clk_branch2_ops,
  2321. },
  2322. },
  2323. };
  2324. static struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
  2325. .halt_check = BRANCH_HALT_SKIP,
  2326. .clkr = {
  2327. .enable_reg = 0x750a8,
  2328. .enable_mask = BIT(0),
  2329. .hw.init = &(struct clk_init_data){
  2330. .name = "gcc_ufs_card_rx_symbol_1_clk",
  2331. .ops = &clk_branch2_ops,
  2332. },
  2333. },
  2334. };
  2335. static struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
  2336. .halt_check = BRANCH_HALT_SKIP,
  2337. .clkr = {
  2338. .enable_reg = 0x75014,
  2339. .enable_mask = BIT(0),
  2340. .hw.init = &(struct clk_init_data){
  2341. .name = "gcc_ufs_card_tx_symbol_0_clk",
  2342. .ops = &clk_branch2_ops,
  2343. },
  2344. },
  2345. };
  2346. static struct clk_branch gcc_ufs_card_unipro_core_clk = {
  2347. .halt_reg = 0x75054,
  2348. .halt_check = BRANCH_HALT,
  2349. .hwcg_reg = 0x75054,
  2350. .hwcg_bit = 1,
  2351. .clkr = {
  2352. .enable_reg = 0x75054,
  2353. .enable_mask = BIT(0),
  2354. .hw.init = &(struct clk_init_data){
  2355. .name = "gcc_ufs_card_unipro_core_clk",
  2356. .parent_names = (const char *[]){
  2357. "gcc_ufs_card_unipro_core_clk_src",
  2358. },
  2359. .num_parents = 1,
  2360. .flags = CLK_SET_RATE_PARENT,
  2361. .ops = &clk_branch2_ops,
  2362. },
  2363. },
  2364. };
  2365. static struct clk_branch gcc_ufs_mem_clkref_clk = {
  2366. .halt_reg = 0x8c000,
  2367. .halt_check = BRANCH_HALT,
  2368. .clkr = {
  2369. .enable_reg = 0x8c000,
  2370. .enable_mask = BIT(0),
  2371. .hw.init = &(struct clk_init_data){
  2372. .name = "gcc_ufs_mem_clkref_clk",
  2373. .ops = &clk_branch2_ops,
  2374. },
  2375. },
  2376. };
  2377. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  2378. .halt_reg = 0x77010,
  2379. .halt_check = BRANCH_HALT,
  2380. .hwcg_reg = 0x77010,
  2381. .hwcg_bit = 1,
  2382. .clkr = {
  2383. .enable_reg = 0x77010,
  2384. .enable_mask = BIT(0),
  2385. .hw.init = &(struct clk_init_data){
  2386. .name = "gcc_ufs_phy_ahb_clk",
  2387. .ops = &clk_branch2_ops,
  2388. },
  2389. },
  2390. };
  2391. static struct clk_branch gcc_ufs_phy_axi_clk = {
  2392. .halt_reg = 0x7700c,
  2393. .halt_check = BRANCH_HALT,
  2394. .hwcg_reg = 0x7700c,
  2395. .hwcg_bit = 1,
  2396. .clkr = {
  2397. .enable_reg = 0x7700c,
  2398. .enable_mask = BIT(0),
  2399. .hw.init = &(struct clk_init_data){
  2400. .name = "gcc_ufs_phy_axi_clk",
  2401. .parent_names = (const char *[]){
  2402. "gcc_ufs_phy_axi_clk_src",
  2403. },
  2404. .num_parents = 1,
  2405. .flags = CLK_SET_RATE_PARENT,
  2406. .ops = &clk_branch2_ops,
  2407. },
  2408. },
  2409. };
  2410. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2411. .halt_reg = 0x77058,
  2412. .halt_check = BRANCH_HALT,
  2413. .hwcg_reg = 0x77058,
  2414. .hwcg_bit = 1,
  2415. .clkr = {
  2416. .enable_reg = 0x77058,
  2417. .enable_mask = BIT(0),
  2418. .hw.init = &(struct clk_init_data){
  2419. .name = "gcc_ufs_phy_ice_core_clk",
  2420. .parent_names = (const char *[]){
  2421. "gcc_ufs_phy_ice_core_clk_src",
  2422. },
  2423. .num_parents = 1,
  2424. .flags = CLK_SET_RATE_PARENT,
  2425. .ops = &clk_branch2_ops,
  2426. },
  2427. },
  2428. };
  2429. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2430. .halt_reg = 0x7708c,
  2431. .halt_check = BRANCH_HALT,
  2432. .hwcg_reg = 0x7708c,
  2433. .hwcg_bit = 1,
  2434. .clkr = {
  2435. .enable_reg = 0x7708c,
  2436. .enable_mask = BIT(0),
  2437. .hw.init = &(struct clk_init_data){
  2438. .name = "gcc_ufs_phy_phy_aux_clk",
  2439. .parent_names = (const char *[]){
  2440. "gcc_ufs_phy_phy_aux_clk_src",
  2441. },
  2442. .num_parents = 1,
  2443. .flags = CLK_SET_RATE_PARENT,
  2444. .ops = &clk_branch2_ops,
  2445. },
  2446. },
  2447. };
  2448. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2449. .halt_check = BRANCH_HALT_SKIP,
  2450. .clkr = {
  2451. .enable_reg = 0x77018,
  2452. .enable_mask = BIT(0),
  2453. .hw.init = &(struct clk_init_data){
  2454. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2455. .ops = &clk_branch2_ops,
  2456. },
  2457. },
  2458. };
  2459. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  2460. .halt_check = BRANCH_HALT_SKIP,
  2461. .clkr = {
  2462. .enable_reg = 0x770a8,
  2463. .enable_mask = BIT(0),
  2464. .hw.init = &(struct clk_init_data){
  2465. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  2466. .ops = &clk_branch2_ops,
  2467. },
  2468. },
  2469. };
  2470. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2471. .halt_check = BRANCH_HALT_SKIP,
  2472. .clkr = {
  2473. .enable_reg = 0x77014,
  2474. .enable_mask = BIT(0),
  2475. .hw.init = &(struct clk_init_data){
  2476. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  2477. .ops = &clk_branch2_ops,
  2478. },
  2479. },
  2480. };
  2481. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  2482. .halt_reg = 0x77054,
  2483. .halt_check = BRANCH_HALT,
  2484. .hwcg_reg = 0x77054,
  2485. .hwcg_bit = 1,
  2486. .clkr = {
  2487. .enable_reg = 0x77054,
  2488. .enable_mask = BIT(0),
  2489. .hw.init = &(struct clk_init_data){
  2490. .name = "gcc_ufs_phy_unipro_core_clk",
  2491. .parent_names = (const char *[]){
  2492. "gcc_ufs_phy_unipro_core_clk_src",
  2493. },
  2494. .num_parents = 1,
  2495. .flags = CLK_SET_RATE_PARENT,
  2496. .ops = &clk_branch2_ops,
  2497. },
  2498. },
  2499. };
  2500. static struct clk_branch gcc_usb30_prim_master_clk = {
  2501. .halt_reg = 0xf00c,
  2502. .halt_check = BRANCH_HALT,
  2503. .clkr = {
  2504. .enable_reg = 0xf00c,
  2505. .enable_mask = BIT(0),
  2506. .hw.init = &(struct clk_init_data){
  2507. .name = "gcc_usb30_prim_master_clk",
  2508. .parent_names = (const char *[]){
  2509. "gcc_usb30_prim_master_clk_src",
  2510. },
  2511. .num_parents = 1,
  2512. .flags = CLK_SET_RATE_PARENT,
  2513. .ops = &clk_branch2_ops,
  2514. },
  2515. },
  2516. };
  2517. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  2518. .halt_reg = 0xf014,
  2519. .halt_check = BRANCH_HALT,
  2520. .clkr = {
  2521. .enable_reg = 0xf014,
  2522. .enable_mask = BIT(0),
  2523. .hw.init = &(struct clk_init_data){
  2524. .name = "gcc_usb30_prim_mock_utmi_clk",
  2525. .parent_names = (const char *[]){
  2526. "gcc_usb30_prim_mock_utmi_clk_src",
  2527. },
  2528. .num_parents = 1,
  2529. .flags = CLK_SET_RATE_PARENT,
  2530. .ops = &clk_branch2_ops,
  2531. },
  2532. },
  2533. };
  2534. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2535. .halt_reg = 0xf010,
  2536. .halt_check = BRANCH_HALT,
  2537. .clkr = {
  2538. .enable_reg = 0xf010,
  2539. .enable_mask = BIT(0),
  2540. .hw.init = &(struct clk_init_data){
  2541. .name = "gcc_usb30_prim_sleep_clk",
  2542. .ops = &clk_branch2_ops,
  2543. },
  2544. },
  2545. };
  2546. static struct clk_branch gcc_usb30_sec_master_clk = {
  2547. .halt_reg = 0x1000c,
  2548. .halt_check = BRANCH_HALT,
  2549. .clkr = {
  2550. .enable_reg = 0x1000c,
  2551. .enable_mask = BIT(0),
  2552. .hw.init = &(struct clk_init_data){
  2553. .name = "gcc_usb30_sec_master_clk",
  2554. .parent_names = (const char *[]){
  2555. "gcc_usb30_sec_master_clk_src",
  2556. },
  2557. .num_parents = 1,
  2558. .flags = CLK_SET_RATE_PARENT,
  2559. .ops = &clk_branch2_ops,
  2560. },
  2561. },
  2562. };
  2563. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  2564. .halt_reg = 0x10014,
  2565. .halt_check = BRANCH_HALT,
  2566. .clkr = {
  2567. .enable_reg = 0x10014,
  2568. .enable_mask = BIT(0),
  2569. .hw.init = &(struct clk_init_data){
  2570. .name = "gcc_usb30_sec_mock_utmi_clk",
  2571. .parent_names = (const char *[]){
  2572. "gcc_usb30_sec_mock_utmi_clk_src",
  2573. },
  2574. .num_parents = 1,
  2575. .flags = CLK_SET_RATE_PARENT,
  2576. .ops = &clk_branch2_ops,
  2577. },
  2578. },
  2579. };
  2580. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  2581. .halt_reg = 0x10010,
  2582. .halt_check = BRANCH_HALT,
  2583. .clkr = {
  2584. .enable_reg = 0x10010,
  2585. .enable_mask = BIT(0),
  2586. .hw.init = &(struct clk_init_data){
  2587. .name = "gcc_usb30_sec_sleep_clk",
  2588. .ops = &clk_branch2_ops,
  2589. },
  2590. },
  2591. };
  2592. static struct clk_branch gcc_usb3_prim_clkref_clk = {
  2593. .halt_reg = 0x8c008,
  2594. .halt_check = BRANCH_HALT,
  2595. .clkr = {
  2596. .enable_reg = 0x8c008,
  2597. .enable_mask = BIT(0),
  2598. .hw.init = &(struct clk_init_data){
  2599. .name = "gcc_usb3_prim_clkref_clk",
  2600. .ops = &clk_branch2_ops,
  2601. },
  2602. },
  2603. };
  2604. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  2605. .halt_reg = 0xf04c,
  2606. .halt_check = BRANCH_HALT,
  2607. .clkr = {
  2608. .enable_reg = 0xf04c,
  2609. .enable_mask = BIT(0),
  2610. .hw.init = &(struct clk_init_data){
  2611. .name = "gcc_usb3_prim_phy_aux_clk",
  2612. .parent_names = (const char *[]){
  2613. "gcc_usb3_prim_phy_aux_clk_src",
  2614. },
  2615. .num_parents = 1,
  2616. .flags = CLK_SET_RATE_PARENT,
  2617. .ops = &clk_branch2_ops,
  2618. },
  2619. },
  2620. };
  2621. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  2622. .halt_reg = 0xf050,
  2623. .halt_check = BRANCH_HALT,
  2624. .clkr = {
  2625. .enable_reg = 0xf050,
  2626. .enable_mask = BIT(0),
  2627. .hw.init = &(struct clk_init_data){
  2628. .name = "gcc_usb3_prim_phy_com_aux_clk",
  2629. .parent_names = (const char *[]){
  2630. "gcc_usb3_prim_phy_aux_clk_src",
  2631. },
  2632. .num_parents = 1,
  2633. .flags = CLK_SET_RATE_PARENT,
  2634. .ops = &clk_branch2_ops,
  2635. },
  2636. },
  2637. };
  2638. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  2639. .halt_check = BRANCH_HALT_SKIP,
  2640. .clkr = {
  2641. .enable_reg = 0xf054,
  2642. .enable_mask = BIT(0),
  2643. .hw.init = &(struct clk_init_data){
  2644. .name = "gcc_usb3_prim_phy_pipe_clk",
  2645. .ops = &clk_branch2_ops,
  2646. },
  2647. },
  2648. };
  2649. static struct clk_branch gcc_usb3_sec_clkref_clk = {
  2650. .halt_reg = 0x8c028,
  2651. .halt_check = BRANCH_HALT,
  2652. .clkr = {
  2653. .enable_reg = 0x8c028,
  2654. .enable_mask = BIT(0),
  2655. .hw.init = &(struct clk_init_data){
  2656. .name = "gcc_usb3_sec_clkref_clk",
  2657. .ops = &clk_branch2_ops,
  2658. },
  2659. },
  2660. };
  2661. static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
  2662. .halt_reg = 0x1004c,
  2663. .halt_check = BRANCH_HALT,
  2664. .clkr = {
  2665. .enable_reg = 0x1004c,
  2666. .enable_mask = BIT(0),
  2667. .hw.init = &(struct clk_init_data){
  2668. .name = "gcc_usb3_sec_phy_aux_clk",
  2669. .parent_names = (const char *[]){
  2670. "gcc_usb3_sec_phy_aux_clk_src",
  2671. },
  2672. .num_parents = 1,
  2673. .flags = CLK_SET_RATE_PARENT,
  2674. .ops = &clk_branch2_ops,
  2675. },
  2676. },
  2677. };
  2678. static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
  2679. .halt_reg = 0x10050,
  2680. .halt_check = BRANCH_HALT,
  2681. .clkr = {
  2682. .enable_reg = 0x10050,
  2683. .enable_mask = BIT(0),
  2684. .hw.init = &(struct clk_init_data){
  2685. .name = "gcc_usb3_sec_phy_com_aux_clk",
  2686. .parent_names = (const char *[]){
  2687. "gcc_usb3_sec_phy_aux_clk_src",
  2688. },
  2689. .num_parents = 1,
  2690. .flags = CLK_SET_RATE_PARENT,
  2691. .ops = &clk_branch2_ops,
  2692. },
  2693. },
  2694. };
  2695. static struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
  2696. .halt_check = BRANCH_HALT_SKIP,
  2697. .clkr = {
  2698. .enable_reg = 0x10054,
  2699. .enable_mask = BIT(0),
  2700. .hw.init = &(struct clk_init_data){
  2701. .name = "gcc_usb3_sec_phy_pipe_clk",
  2702. .ops = &clk_branch2_ops,
  2703. },
  2704. },
  2705. };
  2706. static struct clk_branch gcc_usb_phy_cfg_ahb2phy_clk = {
  2707. .halt_reg = 0x6a004,
  2708. .halt_check = BRANCH_HALT,
  2709. .hwcg_reg = 0x6a004,
  2710. .hwcg_bit = 1,
  2711. .clkr = {
  2712. .enable_reg = 0x6a004,
  2713. .enable_mask = BIT(0),
  2714. .hw.init = &(struct clk_init_data){
  2715. .name = "gcc_usb_phy_cfg_ahb2phy_clk",
  2716. .ops = &clk_branch2_ops,
  2717. },
  2718. },
  2719. };
  2720. static struct clk_branch gcc_vdda_vs_clk = {
  2721. .halt_reg = 0x7a00c,
  2722. .halt_check = BRANCH_HALT,
  2723. .clkr = {
  2724. .enable_reg = 0x7a00c,
  2725. .enable_mask = BIT(0),
  2726. .hw.init = &(struct clk_init_data){
  2727. .name = "gcc_vdda_vs_clk",
  2728. .parent_names = (const char *[]){
  2729. "gcc_vsensor_clk_src",
  2730. },
  2731. .num_parents = 1,
  2732. .flags = CLK_SET_RATE_PARENT,
  2733. .ops = &clk_branch2_ops,
  2734. },
  2735. },
  2736. };
  2737. static struct clk_branch gcc_vddcx_vs_clk = {
  2738. .halt_reg = 0x7a004,
  2739. .halt_check = BRANCH_HALT,
  2740. .clkr = {
  2741. .enable_reg = 0x7a004,
  2742. .enable_mask = BIT(0),
  2743. .hw.init = &(struct clk_init_data){
  2744. .name = "gcc_vddcx_vs_clk",
  2745. .parent_names = (const char *[]){
  2746. "gcc_vsensor_clk_src",
  2747. },
  2748. .num_parents = 1,
  2749. .flags = CLK_SET_RATE_PARENT,
  2750. .ops = &clk_branch2_ops,
  2751. },
  2752. },
  2753. };
  2754. static struct clk_branch gcc_vddmx_vs_clk = {
  2755. .halt_reg = 0x7a008,
  2756. .halt_check = BRANCH_HALT,
  2757. .clkr = {
  2758. .enable_reg = 0x7a008,
  2759. .enable_mask = BIT(0),
  2760. .hw.init = &(struct clk_init_data){
  2761. .name = "gcc_vddmx_vs_clk",
  2762. .parent_names = (const char *[]){
  2763. "gcc_vsensor_clk_src",
  2764. },
  2765. .num_parents = 1,
  2766. .flags = CLK_SET_RATE_PARENT,
  2767. .ops = &clk_branch2_ops,
  2768. },
  2769. },
  2770. };
  2771. static struct clk_branch gcc_video_ahb_clk = {
  2772. .halt_reg = 0xb004,
  2773. .halt_check = BRANCH_HALT,
  2774. .hwcg_reg = 0xb004,
  2775. .hwcg_bit = 1,
  2776. .clkr = {
  2777. .enable_reg = 0xb004,
  2778. .enable_mask = BIT(0),
  2779. .hw.init = &(struct clk_init_data){
  2780. .name = "gcc_video_ahb_clk",
  2781. .flags = CLK_IS_CRITICAL,
  2782. .ops = &clk_branch2_ops,
  2783. },
  2784. },
  2785. };
  2786. static struct clk_branch gcc_video_axi_clk = {
  2787. .halt_reg = 0xb01c,
  2788. .halt_check = BRANCH_VOTED,
  2789. .clkr = {
  2790. .enable_reg = 0xb01c,
  2791. .enable_mask = BIT(0),
  2792. .hw.init = &(struct clk_init_data){
  2793. .name = "gcc_video_axi_clk",
  2794. .ops = &clk_branch2_ops,
  2795. },
  2796. },
  2797. };
  2798. static struct clk_branch gcc_video_xo_clk = {
  2799. .halt_reg = 0xb028,
  2800. .halt_check = BRANCH_HALT,
  2801. .clkr = {
  2802. .enable_reg = 0xb028,
  2803. .enable_mask = BIT(0),
  2804. .hw.init = &(struct clk_init_data){
  2805. .name = "gcc_video_xo_clk",
  2806. .flags = CLK_IS_CRITICAL,
  2807. .ops = &clk_branch2_ops,
  2808. },
  2809. },
  2810. };
  2811. static struct clk_branch gcc_vs_ctrl_ahb_clk = {
  2812. .halt_reg = 0x7a014,
  2813. .halt_check = BRANCH_HALT,
  2814. .hwcg_reg = 0x7a014,
  2815. .hwcg_bit = 1,
  2816. .clkr = {
  2817. .enable_reg = 0x7a014,
  2818. .enable_mask = BIT(0),
  2819. .hw.init = &(struct clk_init_data){
  2820. .name = "gcc_vs_ctrl_ahb_clk",
  2821. .ops = &clk_branch2_ops,
  2822. },
  2823. },
  2824. };
  2825. static struct clk_branch gcc_vs_ctrl_clk = {
  2826. .halt_reg = 0x7a010,
  2827. .halt_check = BRANCH_HALT,
  2828. .clkr = {
  2829. .enable_reg = 0x7a010,
  2830. .enable_mask = BIT(0),
  2831. .hw.init = &(struct clk_init_data){
  2832. .name = "gcc_vs_ctrl_clk",
  2833. .parent_names = (const char *[]){
  2834. "gcc_vs_ctrl_clk_src",
  2835. },
  2836. .num_parents = 1,
  2837. .flags = CLK_SET_RATE_PARENT,
  2838. .ops = &clk_branch2_ops,
  2839. },
  2840. },
  2841. };
  2842. static struct clk_branch gcc_cpuss_dvm_bus_clk = {
  2843. .halt_reg = 0x48190,
  2844. .halt_check = BRANCH_HALT,
  2845. .clkr = {
  2846. .enable_reg = 0x48190,
  2847. .enable_mask = BIT(0),
  2848. .hw.init = &(struct clk_init_data){
  2849. .name = "gcc_cpuss_dvm_bus_clk",
  2850. .flags = CLK_IS_CRITICAL,
  2851. .ops = &clk_branch2_ops,
  2852. },
  2853. },
  2854. };
  2855. static struct clk_branch gcc_cpuss_gnoc_clk = {
  2856. .halt_reg = 0x48004,
  2857. .halt_check = BRANCH_HALT_VOTED,
  2858. .hwcg_reg = 0x48004,
  2859. .hwcg_bit = 1,
  2860. .clkr = {
  2861. .enable_reg = 0x52004,
  2862. .enable_mask = BIT(22),
  2863. .hw.init = &(struct clk_init_data){
  2864. .name = "gcc_cpuss_gnoc_clk",
  2865. .flags = CLK_IS_CRITICAL,
  2866. .ops = &clk_branch2_ops,
  2867. },
  2868. },
  2869. };
  2870. static struct gdsc pcie_0_gdsc = {
  2871. .gdscr = 0x6b004,
  2872. .pd = {
  2873. .name = "pcie_0_gdsc",
  2874. },
  2875. .pwrsts = PWRSTS_OFF_ON,
  2876. .flags = POLL_CFG_GDSCR,
  2877. };
  2878. static struct gdsc pcie_1_gdsc = {
  2879. .gdscr = 0x8d004,
  2880. .pd = {
  2881. .name = "pcie_1_gdsc",
  2882. },
  2883. .pwrsts = PWRSTS_OFF_ON,
  2884. .flags = POLL_CFG_GDSCR,
  2885. };
  2886. static struct gdsc ufs_card_gdsc = {
  2887. .gdscr = 0x75004,
  2888. .pd = {
  2889. .name = "ufs_card_gdsc",
  2890. },
  2891. .pwrsts = PWRSTS_OFF_ON,
  2892. .flags = POLL_CFG_GDSCR,
  2893. };
  2894. static struct gdsc ufs_phy_gdsc = {
  2895. .gdscr = 0x77004,
  2896. .pd = {
  2897. .name = "ufs_phy_gdsc",
  2898. },
  2899. .pwrsts = PWRSTS_OFF_ON,
  2900. .flags = POLL_CFG_GDSCR,
  2901. };
  2902. static struct gdsc usb30_prim_gdsc = {
  2903. .gdscr = 0xf004,
  2904. .pd = {
  2905. .name = "usb30_prim_gdsc",
  2906. },
  2907. .pwrsts = PWRSTS_OFF_ON,
  2908. .flags = POLL_CFG_GDSCR,
  2909. };
  2910. static struct gdsc usb30_sec_gdsc = {
  2911. .gdscr = 0x10004,
  2912. .pd = {
  2913. .name = "usb30_sec_gdsc",
  2914. },
  2915. .pwrsts = PWRSTS_OFF_ON,
  2916. .flags = POLL_CFG_GDSCR,
  2917. };
  2918. static struct gdsc hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc = {
  2919. .gdscr = 0x7d030,
  2920. .pd = {
  2921. .name = "hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc",
  2922. },
  2923. .pwrsts = PWRSTS_OFF_ON,
  2924. .flags = VOTABLE,
  2925. };
  2926. static struct gdsc hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc = {
  2927. .gdscr = 0x7d03c,
  2928. .pd = {
  2929. .name = "hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc",
  2930. },
  2931. .pwrsts = PWRSTS_OFF_ON,
  2932. .flags = VOTABLE,
  2933. };
  2934. static struct gdsc hlos1_vote_aggre_noc_mmu_tbu1_gdsc = {
  2935. .gdscr = 0x7d034,
  2936. .pd = {
  2937. .name = "hlos1_vote_aggre_noc_mmu_tbu1_gdsc",
  2938. },
  2939. .pwrsts = PWRSTS_OFF_ON,
  2940. .flags = VOTABLE,
  2941. };
  2942. static struct gdsc hlos1_vote_aggre_noc_mmu_tbu2_gdsc = {
  2943. .gdscr = 0x7d038,
  2944. .pd = {
  2945. .name = "hlos1_vote_aggre_noc_mmu_tbu2_gdsc",
  2946. },
  2947. .pwrsts = PWRSTS_OFF_ON,
  2948. .flags = VOTABLE,
  2949. };
  2950. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
  2951. .gdscr = 0x7d040,
  2952. .pd = {
  2953. .name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
  2954. },
  2955. .pwrsts = PWRSTS_OFF_ON,
  2956. .flags = VOTABLE,
  2957. };
  2958. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
  2959. .gdscr = 0x7d048,
  2960. .pd = {
  2961. .name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc",
  2962. },
  2963. .pwrsts = PWRSTS_OFF_ON,
  2964. .flags = VOTABLE,
  2965. };
  2966. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf_gdsc = {
  2967. .gdscr = 0x7d044,
  2968. .pd = {
  2969. .name = "hlos1_vote_mmnoc_mmu_tbu_sf_gdsc",
  2970. },
  2971. .pwrsts = PWRSTS_OFF_ON,
  2972. .flags = VOTABLE,
  2973. };
  2974. static struct clk_regmap *gcc_sdm845_clocks[] = {
  2975. [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
  2976. [GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
  2977. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  2978. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  2979. [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
  2980. [GCC_APC_VS_CLK] = &gcc_apc_vs_clk.clkr,
  2981. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2982. [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
  2983. [GCC_CAMERA_AXI_CLK] = &gcc_camera_axi_clk.clkr,
  2984. [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
  2985. [GCC_CE1_AHB_CLK] = &gcc_ce1_ahb_clk.clkr,
  2986. [GCC_CE1_AXI_CLK] = &gcc_ce1_axi_clk.clkr,
  2987. [GCC_CE1_CLK] = &gcc_ce1_clk.clkr,
  2988. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  2989. [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
  2990. [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
  2991. [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
  2992. [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
  2993. [GCC_CPUSS_RBCPR_CLK_SRC] = &gcc_cpuss_rbcpr_clk_src.clkr,
  2994. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  2995. [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
  2996. [GCC_DISP_AXI_CLK] = &gcc_disp_axi_clk.clkr,
  2997. [GCC_DISP_GPLL0_CLK_SRC] = &gcc_disp_gpll0_clk_src.clkr,
  2998. [GCC_DISP_GPLL0_DIV_CLK_SRC] = &gcc_disp_gpll0_div_clk_src.clkr,
  2999. [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
  3000. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3001. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  3002. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3003. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  3004. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3005. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  3006. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  3007. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  3008. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  3009. [GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
  3010. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  3011. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  3012. [GCC_GPU_VS_CLK] = &gcc_gpu_vs_clk.clkr,
  3013. [GCC_MSS_AXIS2_CLK] = &gcc_mss_axis2_clk.clkr,
  3014. [GCC_MSS_CFG_AHB_CLK] = &gcc_mss_cfg_ahb_clk.clkr,
  3015. [GCC_MSS_GPLL0_DIV_CLK_SRC] = &gcc_mss_gpll0_div_clk_src.clkr,
  3016. [GCC_MSS_MFAB_AXIS_CLK] = &gcc_mss_mfab_axis_clk.clkr,
  3017. [GCC_MSS_Q6_MEMNOC_AXI_CLK] = &gcc_mss_q6_memnoc_axi_clk.clkr,
  3018. [GCC_MSS_SNOC_AXI_CLK] = &gcc_mss_snoc_axi_clk.clkr,
  3019. [GCC_MSS_VS_CLK] = &gcc_mss_vs_clk.clkr,
  3020. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3021. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  3022. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3023. [GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr,
  3024. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3025. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3026. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3027. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  3028. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3029. [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
  3030. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3031. [GCC_PCIE_1_CLKREF_CLK] = &gcc_pcie_1_clkref_clk.clkr,
  3032. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3033. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3034. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3035. [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
  3036. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  3037. [GCC_PCIE_PHY_REFGEN_CLK] = &gcc_pcie_phy_refgen_clk.clkr,
  3038. [GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr,
  3039. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3040. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  3041. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3042. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  3043. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3044. [GCC_QMIP_CAMERA_AHB_CLK] = &gcc_qmip_camera_ahb_clk.clkr,
  3045. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  3046. [GCC_QMIP_VIDEO_AHB_CLK] = &gcc_qmip_video_ahb_clk.clkr,
  3047. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  3048. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  3049. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  3050. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  3051. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  3052. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  3053. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  3054. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  3055. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  3056. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  3057. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  3058. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  3059. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  3060. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  3061. [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
  3062. [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
  3063. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  3064. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  3065. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  3066. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  3067. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  3068. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  3069. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  3070. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  3071. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  3072. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  3073. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  3074. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  3075. [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
  3076. [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
  3077. [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
  3078. [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
  3079. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  3080. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  3081. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  3082. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  3083. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3084. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3085. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  3086. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3087. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3088. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
  3089. [GCC_SYS_NOC_CPUSS_AHB_CLK] = &gcc_sys_noc_cpuss_ahb_clk.clkr,
  3090. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3091. [GCC_TSIF_INACTIVITY_TIMERS_CLK] =
  3092. &gcc_tsif_inactivity_timers_clk.clkr,
  3093. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3094. [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
  3095. [GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
  3096. [GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
  3097. [GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
  3098. [GCC_UFS_CARD_CLKREF_CLK] = &gcc_ufs_card_clkref_clk.clkr,
  3099. [GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
  3100. [GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
  3101. [GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
  3102. [GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
  3103. [GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
  3104. [GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
  3105. [GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
  3106. [GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
  3107. [GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] =
  3108. &gcc_ufs_card_unipro_core_clk_src.clkr,
  3109. [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
  3110. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  3111. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  3112. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  3113. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  3114. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  3115. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  3116. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  3117. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  3118. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  3119. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  3120. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  3121. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
  3122. &gcc_ufs_phy_unipro_core_clk_src.clkr,
  3123. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  3124. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3125. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3126. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
  3127. &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3128. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3129. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  3130. [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
  3131. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  3132. [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] =
  3133. &gcc_usb30_sec_mock_utmi_clk_src.clkr,
  3134. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  3135. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  3136. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  3137. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3138. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3139. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3140. [GCC_USB3_SEC_CLKREF_CLK] = &gcc_usb3_sec_clkref_clk.clkr,
  3141. [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
  3142. [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
  3143. [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
  3144. [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
  3145. [GCC_USB_PHY_CFG_AHB2PHY_CLK] = &gcc_usb_phy_cfg_ahb2phy_clk.clkr,
  3146. [GCC_VDDA_VS_CLK] = &gcc_vdda_vs_clk.clkr,
  3147. [GCC_VDDCX_VS_CLK] = &gcc_vddcx_vs_clk.clkr,
  3148. [GCC_VDDMX_VS_CLK] = &gcc_vddmx_vs_clk.clkr,
  3149. [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
  3150. [GCC_VIDEO_AXI_CLK] = &gcc_video_axi_clk.clkr,
  3151. [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
  3152. [GCC_VS_CTRL_AHB_CLK] = &gcc_vs_ctrl_ahb_clk.clkr,
  3153. [GCC_VS_CTRL_CLK] = &gcc_vs_ctrl_clk.clkr,
  3154. [GCC_VS_CTRL_CLK_SRC] = &gcc_vs_ctrl_clk_src.clkr,
  3155. [GCC_VSENSOR_CLK_SRC] = &gcc_vsensor_clk_src.clkr,
  3156. [GPLL0] = &gpll0.clkr,
  3157. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  3158. [GPLL4] = &gpll4.clkr,
  3159. [GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr,
  3160. [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
  3161. };
  3162. static const struct qcom_reset_map gcc_sdm845_resets[] = {
  3163. [GCC_MMSS_BCR] = { 0xb000 },
  3164. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3165. [GCC_PCIE_1_BCR] = { 0x8d000 },
  3166. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  3167. [GCC_PDM_BCR] = { 0x33000 },
  3168. [GCC_PRNG_BCR] = { 0x34000 },
  3169. [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
  3170. [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
  3171. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
  3172. [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
  3173. [GCC_SDCC2_BCR] = { 0x14000 },
  3174. [GCC_SDCC4_BCR] = { 0x16000 },
  3175. [GCC_TSIF_BCR] = { 0x36000 },
  3176. [GCC_UFS_CARD_BCR] = { 0x75000 },
  3177. [GCC_UFS_PHY_BCR] = { 0x77000 },
  3178. [GCC_USB30_PRIM_BCR] = { 0xf000 },
  3179. [GCC_USB30_SEC_BCR] = { 0x10000 },
  3180. [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
  3181. [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
  3182. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
  3183. [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
  3184. [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
  3185. [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
  3186. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  3187. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3188. [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
  3189. };
  3190. static struct gdsc *gcc_sdm845_gdscs[] = {
  3191. [PCIE_0_GDSC] = &pcie_0_gdsc,
  3192. [PCIE_1_GDSC] = &pcie_1_gdsc,
  3193. [UFS_CARD_GDSC] = &ufs_card_gdsc,
  3194. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  3195. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  3196. [USB30_SEC_GDSC] = &usb30_sec_gdsc,
  3197. [HLOS1_VOTE_AGGRE_NOC_MMU_AUDIO_TBU_GDSC] =
  3198. &hlos1_vote_aggre_noc_mmu_audio_tbu_gdsc,
  3199. [HLOS1_VOTE_AGGRE_NOC_MMU_PCIE_TBU_GDSC] =
  3200. &hlos1_vote_aggre_noc_mmu_pcie_tbu_gdsc,
  3201. [HLOS1_VOTE_AGGRE_NOC_MMU_TBU1_GDSC] =
  3202. &hlos1_vote_aggre_noc_mmu_tbu1_gdsc,
  3203. [HLOS1_VOTE_AGGRE_NOC_MMU_TBU2_GDSC] =
  3204. &hlos1_vote_aggre_noc_mmu_tbu2_gdsc,
  3205. [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] =
  3206. &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
  3207. [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] =
  3208. &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
  3209. [HLOS1_VOTE_MMNOC_MMU_TBU_SF_GDSC] = &hlos1_vote_mmnoc_mmu_tbu_sf_gdsc,
  3210. };
  3211. static const struct regmap_config gcc_sdm845_regmap_config = {
  3212. .reg_bits = 32,
  3213. .reg_stride = 4,
  3214. .val_bits = 32,
  3215. .max_register = 0x182090,
  3216. .fast_io = true,
  3217. };
  3218. static const struct qcom_cc_desc gcc_sdm845_desc = {
  3219. .config = &gcc_sdm845_regmap_config,
  3220. .clks = gcc_sdm845_clocks,
  3221. .num_clks = ARRAY_SIZE(gcc_sdm845_clocks),
  3222. .resets = gcc_sdm845_resets,
  3223. .num_resets = ARRAY_SIZE(gcc_sdm845_resets),
  3224. .gdscs = gcc_sdm845_gdscs,
  3225. .num_gdscs = ARRAY_SIZE(gcc_sdm845_gdscs),
  3226. };
  3227. static const struct of_device_id gcc_sdm845_match_table[] = {
  3228. { .compatible = "qcom,gcc-sdm845" },
  3229. { }
  3230. };
  3231. MODULE_DEVICE_TABLE(of, gcc_sdm845_match_table);
  3232. static int gcc_sdm845_probe(struct platform_device *pdev)
  3233. {
  3234. struct regmap *regmap;
  3235. regmap = qcom_cc_map(pdev, &gcc_sdm845_desc);
  3236. if (IS_ERR(regmap))
  3237. return PTR_ERR(regmap);
  3238. /* Disable the GPLL0 active input to MMSS and GPU via MISC registers */
  3239. regmap_update_bits(regmap, 0x09ffc, 0x3, 0x3);
  3240. regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
  3241. return qcom_cc_really_probe(pdev, &gcc_sdm845_desc, regmap);
  3242. }
  3243. static struct platform_driver gcc_sdm845_driver = {
  3244. .probe = gcc_sdm845_probe,
  3245. .driver = {
  3246. .name = "gcc-sdm845",
  3247. .of_match_table = gcc_sdm845_match_table,
  3248. },
  3249. };
  3250. static int __init gcc_sdm845_init(void)
  3251. {
  3252. return platform_driver_register(&gcc_sdm845_driver);
  3253. }
  3254. subsys_initcall(gcc_sdm845_init);
  3255. static void __exit gcc_sdm845_exit(void)
  3256. {
  3257. platform_driver_unregister(&gcc_sdm845_driver);
  3258. }
  3259. module_exit(gcc_sdm845_exit);
  3260. MODULE_DESCRIPTION("QTI GCC SDM845 Driver");
  3261. MODULE_LICENSE("GPL v2");
  3262. MODULE_ALIAS("platform:gcc-sdm845");