clk-sdmmc-mux.c 5.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * based on clk-mux.c
  6. *
  7. * Copyright (C) 2011 Sascha Hauer, Pengutronix <s.hauer@pengutronix.de>
  8. * Copyright (C) 2011 Richard Zhao, Linaro <richard.zhao@linaro.org>
  9. * Copyright (C) 2011-2012 Mike Turquette, Linaro Ltd <mturquette@linaro.org>
  10. *
  11. */
  12. #include <linux/clk-provider.h>
  13. #include <linux/err.h>
  14. #include <linux/types.h>
  15. #include "clk.h"
  16. #define DIV_MASK GENMASK(7, 0)
  17. #define MUX_SHIFT 29
  18. #define MUX_MASK GENMASK(MUX_SHIFT + 2, MUX_SHIFT)
  19. #define SDMMC_MUL 2
  20. #define get_max_div(d) DIV_MASK
  21. #define get_div_field(val) ((val) & DIV_MASK)
  22. #define get_mux_field(val) (((val) & MUX_MASK) >> MUX_SHIFT)
  23. static const char * const mux_sdmmc_parents[] = {
  24. "pll_p", "pll_c4_out2", "pll_c4_out0", "pll_c4_out1", "clk_m"
  25. };
  26. static const u8 mux_lj_idx[] = {
  27. [0] = 0, [1] = 1, [2] = 2, [3] = 5, [4] = 6
  28. };
  29. static const u8 mux_non_lj_idx[] = {
  30. [0] = 0, [1] = 3, [2] = 7, [3] = 4, [4] = 6
  31. };
  32. static u8 clk_sdmmc_mux_get_parent(struct clk_hw *hw)
  33. {
  34. struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
  35. int num_parents, i;
  36. u32 src, val;
  37. const u8 *mux_idx;
  38. num_parents = clk_hw_get_num_parents(hw);
  39. val = readl_relaxed(sdmmc_mux->reg);
  40. src = get_mux_field(val);
  41. if (get_div_field(val))
  42. mux_idx = mux_non_lj_idx;
  43. else
  44. mux_idx = mux_lj_idx;
  45. for (i = 0; i < num_parents; i++) {
  46. if (mux_idx[i] == src)
  47. return i;
  48. }
  49. WARN(1, "Unknown parent selector %d\n", src);
  50. return 0;
  51. }
  52. static int clk_sdmmc_mux_set_parent(struct clk_hw *hw, u8 index)
  53. {
  54. struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
  55. u32 val;
  56. val = readl_relaxed(sdmmc_mux->reg);
  57. if (get_div_field(val))
  58. index = mux_non_lj_idx[index];
  59. else
  60. index = mux_lj_idx[index];
  61. val &= ~MUX_MASK;
  62. val |= index << MUX_SHIFT;
  63. writel(val, sdmmc_mux->reg);
  64. return 0;
  65. }
  66. static unsigned long clk_sdmmc_mux_recalc_rate(struct clk_hw *hw,
  67. unsigned long parent_rate)
  68. {
  69. struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
  70. u32 val;
  71. int div;
  72. u64 rate = parent_rate;
  73. val = readl_relaxed(sdmmc_mux->reg);
  74. div = get_div_field(val);
  75. div += SDMMC_MUL;
  76. rate *= SDMMC_MUL;
  77. rate += div - 1;
  78. do_div(rate, div);
  79. return rate;
  80. }
  81. static int clk_sdmmc_mux_determine_rate(struct clk_hw *hw,
  82. struct clk_rate_request *req)
  83. {
  84. struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
  85. int div;
  86. unsigned long output_rate = req->best_parent_rate;
  87. req->rate = max(req->rate, req->min_rate);
  88. req->rate = min(req->rate, req->max_rate);
  89. if (!req->rate)
  90. return output_rate;
  91. div = div_frac_get(req->rate, output_rate, 8, 1, sdmmc_mux->div_flags);
  92. if (div < 0)
  93. div = 0;
  94. if (sdmmc_mux->div_flags & TEGRA_DIVIDER_ROUND_UP)
  95. req->rate = DIV_ROUND_UP(output_rate * SDMMC_MUL,
  96. div + SDMMC_MUL);
  97. else
  98. req->rate = output_rate * SDMMC_MUL / (div + SDMMC_MUL);
  99. return 0;
  100. }
  101. static int clk_sdmmc_mux_set_rate(struct clk_hw *hw, unsigned long rate,
  102. unsigned long parent_rate)
  103. {
  104. struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
  105. int div;
  106. unsigned long flags = 0;
  107. u32 val;
  108. u8 src;
  109. div = div_frac_get(rate, parent_rate, 8, 1, sdmmc_mux->div_flags);
  110. if (div < 0)
  111. return div;
  112. if (sdmmc_mux->lock)
  113. spin_lock_irqsave(sdmmc_mux->lock, flags);
  114. src = clk_sdmmc_mux_get_parent(hw);
  115. if (div)
  116. src = mux_non_lj_idx[src];
  117. else
  118. src = mux_lj_idx[src];
  119. val = src << MUX_SHIFT;
  120. val |= div;
  121. writel(val, sdmmc_mux->reg);
  122. fence_udelay(2, sdmmc_mux->reg);
  123. if (sdmmc_mux->lock)
  124. spin_unlock_irqrestore(sdmmc_mux->lock, flags);
  125. return 0;
  126. }
  127. static int clk_sdmmc_mux_is_enabled(struct clk_hw *hw)
  128. {
  129. struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
  130. const struct clk_ops *gate_ops = sdmmc_mux->gate_ops;
  131. struct clk_hw *gate_hw = &sdmmc_mux->gate.hw;
  132. __clk_hw_set_clk(gate_hw, hw);
  133. return gate_ops->is_enabled(gate_hw);
  134. }
  135. static int clk_sdmmc_mux_enable(struct clk_hw *hw)
  136. {
  137. struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
  138. const struct clk_ops *gate_ops = sdmmc_mux->gate_ops;
  139. struct clk_hw *gate_hw = &sdmmc_mux->gate.hw;
  140. __clk_hw_set_clk(gate_hw, hw);
  141. return gate_ops->enable(gate_hw);
  142. }
  143. static void clk_sdmmc_mux_disable(struct clk_hw *hw)
  144. {
  145. struct tegra_sdmmc_mux *sdmmc_mux = to_clk_sdmmc_mux(hw);
  146. const struct clk_ops *gate_ops = sdmmc_mux->gate_ops;
  147. struct clk_hw *gate_hw = &sdmmc_mux->gate.hw;
  148. gate_ops->disable(gate_hw);
  149. }
  150. static const struct clk_ops tegra_clk_sdmmc_mux_ops = {
  151. .get_parent = clk_sdmmc_mux_get_parent,
  152. .set_parent = clk_sdmmc_mux_set_parent,
  153. .determine_rate = clk_sdmmc_mux_determine_rate,
  154. .recalc_rate = clk_sdmmc_mux_recalc_rate,
  155. .set_rate = clk_sdmmc_mux_set_rate,
  156. .is_enabled = clk_sdmmc_mux_is_enabled,
  157. .enable = clk_sdmmc_mux_enable,
  158. .disable = clk_sdmmc_mux_disable,
  159. };
  160. struct clk *tegra_clk_register_sdmmc_mux_div(const char *name,
  161. void __iomem *clk_base, u32 offset, u32 clk_num, u8 div_flags,
  162. unsigned long flags, void *lock)
  163. {
  164. struct clk *clk;
  165. struct clk_init_data init;
  166. const struct tegra_clk_periph_regs *bank;
  167. struct tegra_sdmmc_mux *sdmmc_mux;
  168. init.ops = &tegra_clk_sdmmc_mux_ops;
  169. init.name = name;
  170. init.flags = flags;
  171. init.parent_names = mux_sdmmc_parents;
  172. init.num_parents = ARRAY_SIZE(mux_sdmmc_parents);
  173. bank = get_reg_bank(clk_num);
  174. if (!bank)
  175. return ERR_PTR(-EINVAL);
  176. sdmmc_mux = kzalloc(sizeof(*sdmmc_mux), GFP_KERNEL);
  177. if (!sdmmc_mux)
  178. return ERR_PTR(-ENOMEM);
  179. /* Data in .init is copied by clk_register(), so stack variable OK */
  180. sdmmc_mux->hw.init = &init;
  181. sdmmc_mux->reg = clk_base + offset;
  182. sdmmc_mux->lock = lock;
  183. sdmmc_mux->gate.clk_base = clk_base;
  184. sdmmc_mux->gate.regs = bank;
  185. sdmmc_mux->gate.enable_refcnt = periph_clk_enb_refcnt;
  186. sdmmc_mux->gate.clk_num = clk_num;
  187. sdmmc_mux->gate.flags = TEGRA_PERIPH_ON_APB;
  188. sdmmc_mux->div_flags = div_flags;
  189. sdmmc_mux->gate_ops = &tegra_clk_periph_gate_ops;
  190. clk = clk_register(NULL, &sdmmc_mux->hw);
  191. if (IS_ERR(clk)) {
  192. kfree(sdmmc_mux);
  193. return clk;
  194. }
  195. sdmmc_mux->gate.hw.clk = clk;
  196. return clk;
  197. }