rk3399_dmc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442
  1. /*
  2. * Copyright (c) 2016, Fuzhou Rockchip Electronics Co., Ltd.
  3. * Author: Lin Huang <hl@rock-chips.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. */
  14. #include <linux/arm-smccc.h>
  15. #include <linux/clk.h>
  16. #include <linux/delay.h>
  17. #include <linux/devfreq.h>
  18. #include <linux/devfreq-event.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_opp.h>
  24. #include <linux/regulator/consumer.h>
  25. #include <linux/rwsem.h>
  26. #include <linux/suspend.h>
  27. #include <soc/rockchip/rockchip_sip.h>
  28. struct dram_timing {
  29. unsigned int ddr3_speed_bin;
  30. unsigned int pd_idle;
  31. unsigned int sr_idle;
  32. unsigned int sr_mc_gate_idle;
  33. unsigned int srpd_lite_idle;
  34. unsigned int standby_idle;
  35. unsigned int auto_pd_dis_freq;
  36. unsigned int dram_dll_dis_freq;
  37. unsigned int phy_dll_dis_freq;
  38. unsigned int ddr3_odt_dis_freq;
  39. unsigned int ddr3_drv;
  40. unsigned int ddr3_odt;
  41. unsigned int phy_ddr3_ca_drv;
  42. unsigned int phy_ddr3_dq_drv;
  43. unsigned int phy_ddr3_odt;
  44. unsigned int lpddr3_odt_dis_freq;
  45. unsigned int lpddr3_drv;
  46. unsigned int lpddr3_odt;
  47. unsigned int phy_lpddr3_ca_drv;
  48. unsigned int phy_lpddr3_dq_drv;
  49. unsigned int phy_lpddr3_odt;
  50. unsigned int lpddr4_odt_dis_freq;
  51. unsigned int lpddr4_drv;
  52. unsigned int lpddr4_dq_odt;
  53. unsigned int lpddr4_ca_odt;
  54. unsigned int phy_lpddr4_ca_drv;
  55. unsigned int phy_lpddr4_ck_cs_drv;
  56. unsigned int phy_lpddr4_dq_drv;
  57. unsigned int phy_lpddr4_odt;
  58. };
  59. struct rk3399_dmcfreq {
  60. struct device *dev;
  61. struct devfreq *devfreq;
  62. struct devfreq_simple_ondemand_data ondemand_data;
  63. struct clk *dmc_clk;
  64. struct devfreq_event_dev *edev;
  65. struct mutex lock;
  66. struct dram_timing timing;
  67. struct regulator *vdd_center;
  68. unsigned long rate, target_rate;
  69. unsigned long volt, target_volt;
  70. };
  71. static int rk3399_dmcfreq_target(struct device *dev, unsigned long *freq,
  72. u32 flags)
  73. {
  74. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  75. struct dev_pm_opp *opp;
  76. unsigned long old_clk_rate = dmcfreq->rate;
  77. unsigned long target_volt, target_rate;
  78. int err;
  79. opp = devfreq_recommended_opp(dev, freq, flags);
  80. if (IS_ERR(opp))
  81. return PTR_ERR(opp);
  82. target_rate = dev_pm_opp_get_freq(opp);
  83. target_volt = dev_pm_opp_get_voltage(opp);
  84. dev_pm_opp_put(opp);
  85. if (dmcfreq->rate == target_rate)
  86. return 0;
  87. mutex_lock(&dmcfreq->lock);
  88. /*
  89. * If frequency scaling from low to high, adjust voltage first.
  90. * If frequency scaling from high to low, adjust frequency first.
  91. */
  92. if (old_clk_rate < target_rate) {
  93. err = regulator_set_voltage(dmcfreq->vdd_center, target_volt,
  94. target_volt);
  95. if (err) {
  96. dev_err(dev, "Cannot set voltage %lu uV\n",
  97. target_volt);
  98. goto out;
  99. }
  100. }
  101. err = clk_set_rate(dmcfreq->dmc_clk, target_rate);
  102. if (err) {
  103. dev_err(dev, "Cannot set frequency %lu (%d)\n", target_rate,
  104. err);
  105. regulator_set_voltage(dmcfreq->vdd_center, dmcfreq->volt,
  106. dmcfreq->volt);
  107. goto out;
  108. }
  109. /*
  110. * Check the dpll rate,
  111. * There only two result we will get,
  112. * 1. Ddr frequency scaling fail, we still get the old rate.
  113. * 2. Ddr frequency scaling sucessful, we get the rate we set.
  114. */
  115. dmcfreq->rate = clk_get_rate(dmcfreq->dmc_clk);
  116. /* If get the incorrect rate, set voltage to old value. */
  117. if (dmcfreq->rate != target_rate) {
  118. dev_err(dev, "Got wrong frequency, Request %lu, Current %lu\n",
  119. target_rate, dmcfreq->rate);
  120. regulator_set_voltage(dmcfreq->vdd_center, dmcfreq->volt,
  121. dmcfreq->volt);
  122. goto out;
  123. } else if (old_clk_rate > target_rate)
  124. err = regulator_set_voltage(dmcfreq->vdd_center, target_volt,
  125. target_volt);
  126. if (err)
  127. dev_err(dev, "Cannot set voltage %lu uV\n", target_volt);
  128. dmcfreq->rate = target_rate;
  129. dmcfreq->volt = target_volt;
  130. out:
  131. mutex_unlock(&dmcfreq->lock);
  132. return err;
  133. }
  134. static int rk3399_dmcfreq_get_dev_status(struct device *dev,
  135. struct devfreq_dev_status *stat)
  136. {
  137. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  138. struct devfreq_event_data edata;
  139. int ret = 0;
  140. ret = devfreq_event_get_event(dmcfreq->edev, &edata);
  141. if (ret < 0)
  142. return ret;
  143. stat->current_frequency = dmcfreq->rate;
  144. stat->busy_time = edata.load_count;
  145. stat->total_time = edata.total_count;
  146. return ret;
  147. }
  148. static int rk3399_dmcfreq_get_cur_freq(struct device *dev, unsigned long *freq)
  149. {
  150. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  151. *freq = dmcfreq->rate;
  152. return 0;
  153. }
  154. static struct devfreq_dev_profile rk3399_devfreq_dmc_profile = {
  155. .polling_ms = 200,
  156. .target = rk3399_dmcfreq_target,
  157. .get_dev_status = rk3399_dmcfreq_get_dev_status,
  158. .get_cur_freq = rk3399_dmcfreq_get_cur_freq,
  159. };
  160. static __maybe_unused int rk3399_dmcfreq_suspend(struct device *dev)
  161. {
  162. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  163. int ret = 0;
  164. ret = devfreq_event_disable_edev(dmcfreq->edev);
  165. if (ret < 0) {
  166. dev_err(dev, "failed to disable the devfreq-event devices\n");
  167. return ret;
  168. }
  169. ret = devfreq_suspend_device(dmcfreq->devfreq);
  170. if (ret < 0) {
  171. dev_err(dev, "failed to suspend the devfreq devices\n");
  172. return ret;
  173. }
  174. return 0;
  175. }
  176. static __maybe_unused int rk3399_dmcfreq_resume(struct device *dev)
  177. {
  178. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(dev);
  179. int ret = 0;
  180. ret = devfreq_event_enable_edev(dmcfreq->edev);
  181. if (ret < 0) {
  182. dev_err(dev, "failed to enable the devfreq-event devices\n");
  183. return ret;
  184. }
  185. ret = devfreq_resume_device(dmcfreq->devfreq);
  186. if (ret < 0) {
  187. dev_err(dev, "failed to resume the devfreq devices\n");
  188. return ret;
  189. }
  190. return ret;
  191. }
  192. static SIMPLE_DEV_PM_OPS(rk3399_dmcfreq_pm, rk3399_dmcfreq_suspend,
  193. rk3399_dmcfreq_resume);
  194. static int of_get_ddr_timings(struct dram_timing *timing,
  195. struct device_node *np)
  196. {
  197. int ret = 0;
  198. ret = of_property_read_u32(np, "rockchip,ddr3_speed_bin",
  199. &timing->ddr3_speed_bin);
  200. ret |= of_property_read_u32(np, "rockchip,pd_idle",
  201. &timing->pd_idle);
  202. ret |= of_property_read_u32(np, "rockchip,sr_idle",
  203. &timing->sr_idle);
  204. ret |= of_property_read_u32(np, "rockchip,sr_mc_gate_idle",
  205. &timing->sr_mc_gate_idle);
  206. ret |= of_property_read_u32(np, "rockchip,srpd_lite_idle",
  207. &timing->srpd_lite_idle);
  208. ret |= of_property_read_u32(np, "rockchip,standby_idle",
  209. &timing->standby_idle);
  210. ret |= of_property_read_u32(np, "rockchip,auto_pd_dis_freq",
  211. &timing->auto_pd_dis_freq);
  212. ret |= of_property_read_u32(np, "rockchip,dram_dll_dis_freq",
  213. &timing->dram_dll_dis_freq);
  214. ret |= of_property_read_u32(np, "rockchip,phy_dll_dis_freq",
  215. &timing->phy_dll_dis_freq);
  216. ret |= of_property_read_u32(np, "rockchip,ddr3_odt_dis_freq",
  217. &timing->ddr3_odt_dis_freq);
  218. ret |= of_property_read_u32(np, "rockchip,ddr3_drv",
  219. &timing->ddr3_drv);
  220. ret |= of_property_read_u32(np, "rockchip,ddr3_odt",
  221. &timing->ddr3_odt);
  222. ret |= of_property_read_u32(np, "rockchip,phy_ddr3_ca_drv",
  223. &timing->phy_ddr3_ca_drv);
  224. ret |= of_property_read_u32(np, "rockchip,phy_ddr3_dq_drv",
  225. &timing->phy_ddr3_dq_drv);
  226. ret |= of_property_read_u32(np, "rockchip,phy_ddr3_odt",
  227. &timing->phy_ddr3_odt);
  228. ret |= of_property_read_u32(np, "rockchip,lpddr3_odt_dis_freq",
  229. &timing->lpddr3_odt_dis_freq);
  230. ret |= of_property_read_u32(np, "rockchip,lpddr3_drv",
  231. &timing->lpddr3_drv);
  232. ret |= of_property_read_u32(np, "rockchip,lpddr3_odt",
  233. &timing->lpddr3_odt);
  234. ret |= of_property_read_u32(np, "rockchip,phy_lpddr3_ca_drv",
  235. &timing->phy_lpddr3_ca_drv);
  236. ret |= of_property_read_u32(np, "rockchip,phy_lpddr3_dq_drv",
  237. &timing->phy_lpddr3_dq_drv);
  238. ret |= of_property_read_u32(np, "rockchip,phy_lpddr3_odt",
  239. &timing->phy_lpddr3_odt);
  240. ret |= of_property_read_u32(np, "rockchip,lpddr4_odt_dis_freq",
  241. &timing->lpddr4_odt_dis_freq);
  242. ret |= of_property_read_u32(np, "rockchip,lpddr4_drv",
  243. &timing->lpddr4_drv);
  244. ret |= of_property_read_u32(np, "rockchip,lpddr4_dq_odt",
  245. &timing->lpddr4_dq_odt);
  246. ret |= of_property_read_u32(np, "rockchip,lpddr4_ca_odt",
  247. &timing->lpddr4_ca_odt);
  248. ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_ca_drv",
  249. &timing->phy_lpddr4_ca_drv);
  250. ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_ck_cs_drv",
  251. &timing->phy_lpddr4_ck_cs_drv);
  252. ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_dq_drv",
  253. &timing->phy_lpddr4_dq_drv);
  254. ret |= of_property_read_u32(np, "rockchip,phy_lpddr4_odt",
  255. &timing->phy_lpddr4_odt);
  256. return ret;
  257. }
  258. static int rk3399_dmcfreq_probe(struct platform_device *pdev)
  259. {
  260. struct arm_smccc_res res;
  261. struct device *dev = &pdev->dev;
  262. struct device_node *np = pdev->dev.of_node;
  263. struct rk3399_dmcfreq *data;
  264. int ret, index, size;
  265. uint32_t *timing;
  266. struct dev_pm_opp *opp;
  267. data = devm_kzalloc(dev, sizeof(struct rk3399_dmcfreq), GFP_KERNEL);
  268. if (!data)
  269. return -ENOMEM;
  270. mutex_init(&data->lock);
  271. data->vdd_center = devm_regulator_get(dev, "center");
  272. if (IS_ERR(data->vdd_center)) {
  273. if (PTR_ERR(data->vdd_center) == -EPROBE_DEFER)
  274. return -EPROBE_DEFER;
  275. dev_err(dev, "Cannot get the regulator \"center\"\n");
  276. return PTR_ERR(data->vdd_center);
  277. }
  278. data->dmc_clk = devm_clk_get(dev, "dmc_clk");
  279. if (IS_ERR(data->dmc_clk)) {
  280. if (PTR_ERR(data->dmc_clk) == -EPROBE_DEFER)
  281. return -EPROBE_DEFER;
  282. dev_err(dev, "Cannot get the clk dmc_clk\n");
  283. return PTR_ERR(data->dmc_clk);
  284. };
  285. data->edev = devfreq_event_get_edev_by_phandle(dev, 0);
  286. if (IS_ERR(data->edev))
  287. return -EPROBE_DEFER;
  288. ret = devfreq_event_enable_edev(data->edev);
  289. if (ret < 0) {
  290. dev_err(dev, "failed to enable devfreq-event devices\n");
  291. return ret;
  292. }
  293. /*
  294. * Get dram timing and pass it to arm trust firmware,
  295. * the dram drvier in arm trust firmware will get these
  296. * timing and to do dram initial.
  297. */
  298. if (!of_get_ddr_timings(&data->timing, np)) {
  299. timing = &data->timing.ddr3_speed_bin;
  300. size = sizeof(struct dram_timing) / 4;
  301. for (index = 0; index < size; index++) {
  302. arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, *timing++, index,
  303. ROCKCHIP_SIP_CONFIG_DRAM_SET_PARAM,
  304. 0, 0, 0, 0, &res);
  305. if (res.a0) {
  306. dev_err(dev, "Failed to set dram param: %ld\n",
  307. res.a0);
  308. return -EINVAL;
  309. }
  310. }
  311. }
  312. arm_smccc_smc(ROCKCHIP_SIP_DRAM_FREQ, 0, 0,
  313. ROCKCHIP_SIP_CONFIG_DRAM_INIT,
  314. 0, 0, 0, 0, &res);
  315. /*
  316. * We add a devfreq driver to our parent since it has a device tree node
  317. * with operating points.
  318. */
  319. if (dev_pm_opp_of_add_table(dev)) {
  320. dev_err(dev, "Invalid operating-points in device tree.\n");
  321. return -EINVAL;
  322. }
  323. of_property_read_u32(np, "upthreshold",
  324. &data->ondemand_data.upthreshold);
  325. of_property_read_u32(np, "downdifferential",
  326. &data->ondemand_data.downdifferential);
  327. data->rate = clk_get_rate(data->dmc_clk);
  328. opp = devfreq_recommended_opp(dev, &data->rate, 0);
  329. if (IS_ERR(opp)) {
  330. ret = PTR_ERR(opp);
  331. goto err_free_opp;
  332. }
  333. data->rate = dev_pm_opp_get_freq(opp);
  334. data->volt = dev_pm_opp_get_voltage(opp);
  335. dev_pm_opp_put(opp);
  336. rk3399_devfreq_dmc_profile.initial_freq = data->rate;
  337. data->devfreq = devm_devfreq_add_device(dev,
  338. &rk3399_devfreq_dmc_profile,
  339. DEVFREQ_GOV_SIMPLE_ONDEMAND,
  340. &data->ondemand_data);
  341. if (IS_ERR(data->devfreq)) {
  342. ret = PTR_ERR(data->devfreq);
  343. goto err_free_opp;
  344. }
  345. devm_devfreq_register_opp_notifier(dev, data->devfreq);
  346. data->dev = dev;
  347. platform_set_drvdata(pdev, data);
  348. return 0;
  349. err_free_opp:
  350. dev_pm_opp_of_remove_table(&pdev->dev);
  351. return ret;
  352. }
  353. static int rk3399_dmcfreq_remove(struct platform_device *pdev)
  354. {
  355. struct rk3399_dmcfreq *dmcfreq = dev_get_drvdata(&pdev->dev);
  356. /*
  357. * Before remove the opp table we need to unregister the opp notifier.
  358. */
  359. devm_devfreq_unregister_opp_notifier(dmcfreq->dev, dmcfreq->devfreq);
  360. dev_pm_opp_of_remove_table(dmcfreq->dev);
  361. return 0;
  362. }
  363. static const struct of_device_id rk3399dmc_devfreq_of_match[] = {
  364. { .compatible = "rockchip,rk3399-dmc" },
  365. { },
  366. };
  367. MODULE_DEVICE_TABLE(of, rk3399dmc_devfreq_of_match);
  368. static struct platform_driver rk3399_dmcfreq_driver = {
  369. .probe = rk3399_dmcfreq_probe,
  370. .remove = rk3399_dmcfreq_remove,
  371. .driver = {
  372. .name = "rk3399-dmc-freq",
  373. .pm = &rk3399_dmcfreq_pm,
  374. .of_match_table = rk3399dmc_devfreq_of_match,
  375. },
  376. };
  377. module_platform_driver(rk3399_dmcfreq_driver);
  378. MODULE_LICENSE("GPL v2");
  379. MODULE_AUTHOR("Lin Huang <hl@rock-chips.com>");
  380. MODULE_DESCRIPTION("RK3399 dmcfreq driver with devfreq framework");