aspeed-pwm-tacho.c 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006
  1. /*
  2. * Copyright (c) 2016 Google, Inc
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 or later as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/errno.h>
  11. #include <linux/gpio/consumer.h>
  12. #include <linux/hwmon.h>
  13. #include <linux/hwmon-sysfs.h>
  14. #include <linux/io.h>
  15. #include <linux/kernel.h>
  16. #include <linux/module.h>
  17. #include <linux/of_device.h>
  18. #include <linux/of_platform.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/regmap.h>
  21. #include <linux/reset.h>
  22. #include <linux/sysfs.h>
  23. #include <linux/thermal.h>
  24. /* ASPEED PWM & FAN Tach Register Definition */
  25. #define ASPEED_PTCR_CTRL 0x00
  26. #define ASPEED_PTCR_CLK_CTRL 0x04
  27. #define ASPEED_PTCR_DUTY0_CTRL 0x08
  28. #define ASPEED_PTCR_DUTY1_CTRL 0x0c
  29. #define ASPEED_PTCR_TYPEM_CTRL 0x10
  30. #define ASPEED_PTCR_TYPEM_CTRL1 0x14
  31. #define ASPEED_PTCR_TYPEN_CTRL 0x18
  32. #define ASPEED_PTCR_TYPEN_CTRL1 0x1c
  33. #define ASPEED_PTCR_TACH_SOURCE 0x20
  34. #define ASPEED_PTCR_TRIGGER 0x28
  35. #define ASPEED_PTCR_RESULT 0x2c
  36. #define ASPEED_PTCR_INTR_CTRL 0x30
  37. #define ASPEED_PTCR_INTR_STS 0x34
  38. #define ASPEED_PTCR_TYPEM_LIMIT 0x38
  39. #define ASPEED_PTCR_TYPEN_LIMIT 0x3C
  40. #define ASPEED_PTCR_CTRL_EXT 0x40
  41. #define ASPEED_PTCR_CLK_CTRL_EXT 0x44
  42. #define ASPEED_PTCR_DUTY2_CTRL 0x48
  43. #define ASPEED_PTCR_DUTY3_CTRL 0x4c
  44. #define ASPEED_PTCR_TYPEO_CTRL 0x50
  45. #define ASPEED_PTCR_TYPEO_CTRL1 0x54
  46. #define ASPEED_PTCR_TACH_SOURCE_EXT 0x60
  47. #define ASPEED_PTCR_TYPEO_LIMIT 0x78
  48. /* ASPEED_PTCR_CTRL : 0x00 - General Control Register */
  49. #define ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART1 15
  50. #define ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART2 6
  51. #define ASPEED_PTCR_CTRL_SET_PWMD_TYPE_MASK (BIT(7) | BIT(15))
  52. #define ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART1 14
  53. #define ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART2 5
  54. #define ASPEED_PTCR_CTRL_SET_PWMC_TYPE_MASK (BIT(6) | BIT(14))
  55. #define ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART1 13
  56. #define ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART2 4
  57. #define ASPEED_PTCR_CTRL_SET_PWMB_TYPE_MASK (BIT(5) | BIT(13))
  58. #define ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART1 12
  59. #define ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART2 3
  60. #define ASPEED_PTCR_CTRL_SET_PWMA_TYPE_MASK (BIT(4) | BIT(12))
  61. #define ASPEED_PTCR_CTRL_FAN_NUM_EN(x) BIT(16 + (x))
  62. #define ASPEED_PTCR_CTRL_PWMD_EN BIT(11)
  63. #define ASPEED_PTCR_CTRL_PWMC_EN BIT(10)
  64. #define ASPEED_PTCR_CTRL_PWMB_EN BIT(9)
  65. #define ASPEED_PTCR_CTRL_PWMA_EN BIT(8)
  66. #define ASPEED_PTCR_CTRL_CLK_SRC BIT(1)
  67. #define ASPEED_PTCR_CTRL_CLK_EN BIT(0)
  68. /* ASPEED_PTCR_CLK_CTRL : 0x04 - Clock Control Register */
  69. /* TYPE N */
  70. #define ASPEED_PTCR_CLK_CTRL_TYPEN_MASK GENMASK(31, 16)
  71. #define ASPEED_PTCR_CLK_CTRL_TYPEN_UNIT 24
  72. #define ASPEED_PTCR_CLK_CTRL_TYPEN_H 20
  73. #define ASPEED_PTCR_CLK_CTRL_TYPEN_L 16
  74. /* TYPE M */
  75. #define ASPEED_PTCR_CLK_CTRL_TYPEM_MASK GENMASK(15, 0)
  76. #define ASPEED_PTCR_CLK_CTRL_TYPEM_UNIT 8
  77. #define ASPEED_PTCR_CLK_CTRL_TYPEM_H 4
  78. #define ASPEED_PTCR_CLK_CTRL_TYPEM_L 0
  79. /*
  80. * ASPEED_PTCR_DUTY_CTRL/1/2/3 : 0x08/0x0C/0x48/0x4C - PWM-FAN duty control
  81. * 0/1/2/3 register
  82. */
  83. #define DUTY_CTRL_PWM2_FALL_POINT 24
  84. #define DUTY_CTRL_PWM2_RISE_POINT 16
  85. #define DUTY_CTRL_PWM2_RISE_FALL_MASK GENMASK(31, 16)
  86. #define DUTY_CTRL_PWM1_FALL_POINT 8
  87. #define DUTY_CTRL_PWM1_RISE_POINT 0
  88. #define DUTY_CTRL_PWM1_RISE_FALL_MASK GENMASK(15, 0)
  89. /* ASPEED_PTCR_TYPEM_CTRL : 0x10/0x18/0x50 - Type M/N/O Ctrl 0 Register */
  90. #define TYPE_CTRL_FAN_MASK (GENMASK(5, 1) | GENMASK(31, 16))
  91. #define TYPE_CTRL_FAN1_MASK GENMASK(31, 0)
  92. #define TYPE_CTRL_FAN_PERIOD 16
  93. #define TYPE_CTRL_FAN_MODE 4
  94. #define TYPE_CTRL_FAN_DIVISION 1
  95. #define TYPE_CTRL_FAN_TYPE_EN 1
  96. /* ASPEED_PTCR_TACH_SOURCE : 0x20/0x60 - Tach Source Register */
  97. /* bit [0,1] at 0x20, bit [2] at 0x60 */
  98. #define TACH_PWM_SOURCE_BIT01(x) ((x) * 2)
  99. #define TACH_PWM_SOURCE_BIT2(x) ((x) * 2)
  100. #define TACH_PWM_SOURCE_MASK_BIT01(x) (0x3 << ((x) * 2))
  101. #define TACH_PWM_SOURCE_MASK_BIT2(x) BIT((x) * 2)
  102. /* ASPEED_PTCR_RESULT : 0x2c - Result Register */
  103. #define RESULT_STATUS_MASK BIT(31)
  104. #define RESULT_VALUE_MASK 0xfffff
  105. /* ASPEED_PTCR_CTRL_EXT : 0x40 - General Control Extension #1 Register */
  106. #define ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART1 15
  107. #define ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART2 6
  108. #define ASPEED_PTCR_CTRL_SET_PWMH_TYPE_MASK (BIT(7) | BIT(15))
  109. #define ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART1 14
  110. #define ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART2 5
  111. #define ASPEED_PTCR_CTRL_SET_PWMG_TYPE_MASK (BIT(6) | BIT(14))
  112. #define ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART1 13
  113. #define ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART2 4
  114. #define ASPEED_PTCR_CTRL_SET_PWMF_TYPE_MASK (BIT(5) | BIT(13))
  115. #define ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART1 12
  116. #define ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART2 3
  117. #define ASPEED_PTCR_CTRL_SET_PWME_TYPE_MASK (BIT(4) | BIT(12))
  118. #define ASPEED_PTCR_CTRL_PWMH_EN BIT(11)
  119. #define ASPEED_PTCR_CTRL_PWMG_EN BIT(10)
  120. #define ASPEED_PTCR_CTRL_PWMF_EN BIT(9)
  121. #define ASPEED_PTCR_CTRL_PWME_EN BIT(8)
  122. /* ASPEED_PTCR_CLK_EXT_CTRL : 0x44 - Clock Control Extension #1 Register */
  123. /* TYPE O */
  124. #define ASPEED_PTCR_CLK_CTRL_TYPEO_MASK GENMASK(15, 0)
  125. #define ASPEED_PTCR_CLK_CTRL_TYPEO_UNIT 8
  126. #define ASPEED_PTCR_CLK_CTRL_TYPEO_H 4
  127. #define ASPEED_PTCR_CLK_CTRL_TYPEO_L 0
  128. #define PWM_MAX 255
  129. #define BOTH_EDGES 0x02 /* 10b */
  130. #define M_PWM_DIV_H 0x00
  131. #define M_PWM_DIV_L 0x05
  132. #define M_PWM_PERIOD 0x5F
  133. #define M_TACH_CLK_DIV 0x00
  134. /*
  135. * 5:4 Type N fan tach mode selection bit:
  136. * 00: falling
  137. * 01: rising
  138. * 10: both
  139. * 11: reserved.
  140. */
  141. #define M_TACH_MODE 0x02 /* 10b */
  142. #define M_TACH_UNIT 0x0210
  143. #define INIT_FAN_CTRL 0xFF
  144. /* How long we sleep in us while waiting for an RPM result. */
  145. #define ASPEED_RPM_STATUS_SLEEP_USEC 500
  146. #define MAX_CDEV_NAME_LEN 16
  147. struct aspeed_cooling_device {
  148. char name[16];
  149. struct aspeed_pwm_tacho_data *priv;
  150. struct thermal_cooling_device *tcdev;
  151. int pwm_port;
  152. u8 *cooling_levels;
  153. u8 max_state;
  154. u8 cur_state;
  155. };
  156. struct aspeed_pwm_tacho_data {
  157. struct regmap *regmap;
  158. struct reset_control *rst;
  159. unsigned long clk_freq;
  160. bool pwm_present[8];
  161. bool fan_tach_present[16];
  162. u8 type_pwm_clock_unit[3];
  163. u8 type_pwm_clock_division_h[3];
  164. u8 type_pwm_clock_division_l[3];
  165. u8 type_fan_tach_clock_division[3];
  166. u8 type_fan_tach_mode[3];
  167. u16 type_fan_tach_unit[3];
  168. u8 pwm_port_type[8];
  169. u8 pwm_port_fan_ctrl[8];
  170. u8 fan_tach_ch_source[16];
  171. struct aspeed_cooling_device *cdev[8];
  172. const struct attribute_group *groups[3];
  173. };
  174. enum type { TYPEM, TYPEN, TYPEO };
  175. struct type_params {
  176. u32 l_value;
  177. u32 h_value;
  178. u32 unit_value;
  179. u32 clk_ctrl_mask;
  180. u32 clk_ctrl_reg;
  181. u32 ctrl_reg;
  182. u32 ctrl_reg1;
  183. };
  184. static const struct type_params type_params[] = {
  185. [TYPEM] = {
  186. .l_value = ASPEED_PTCR_CLK_CTRL_TYPEM_L,
  187. .h_value = ASPEED_PTCR_CLK_CTRL_TYPEM_H,
  188. .unit_value = ASPEED_PTCR_CLK_CTRL_TYPEM_UNIT,
  189. .clk_ctrl_mask = ASPEED_PTCR_CLK_CTRL_TYPEM_MASK,
  190. .clk_ctrl_reg = ASPEED_PTCR_CLK_CTRL,
  191. .ctrl_reg = ASPEED_PTCR_TYPEM_CTRL,
  192. .ctrl_reg1 = ASPEED_PTCR_TYPEM_CTRL1,
  193. },
  194. [TYPEN] = {
  195. .l_value = ASPEED_PTCR_CLK_CTRL_TYPEN_L,
  196. .h_value = ASPEED_PTCR_CLK_CTRL_TYPEN_H,
  197. .unit_value = ASPEED_PTCR_CLK_CTRL_TYPEN_UNIT,
  198. .clk_ctrl_mask = ASPEED_PTCR_CLK_CTRL_TYPEN_MASK,
  199. .clk_ctrl_reg = ASPEED_PTCR_CLK_CTRL,
  200. .ctrl_reg = ASPEED_PTCR_TYPEN_CTRL,
  201. .ctrl_reg1 = ASPEED_PTCR_TYPEN_CTRL1,
  202. },
  203. [TYPEO] = {
  204. .l_value = ASPEED_PTCR_CLK_CTRL_TYPEO_L,
  205. .h_value = ASPEED_PTCR_CLK_CTRL_TYPEO_H,
  206. .unit_value = ASPEED_PTCR_CLK_CTRL_TYPEO_UNIT,
  207. .clk_ctrl_mask = ASPEED_PTCR_CLK_CTRL_TYPEO_MASK,
  208. .clk_ctrl_reg = ASPEED_PTCR_CLK_CTRL_EXT,
  209. .ctrl_reg = ASPEED_PTCR_TYPEO_CTRL,
  210. .ctrl_reg1 = ASPEED_PTCR_TYPEO_CTRL1,
  211. }
  212. };
  213. enum pwm_port { PWMA, PWMB, PWMC, PWMD, PWME, PWMF, PWMG, PWMH };
  214. struct pwm_port_params {
  215. u32 pwm_en;
  216. u32 ctrl_reg;
  217. u32 type_part1;
  218. u32 type_part2;
  219. u32 type_mask;
  220. u32 duty_ctrl_rise_point;
  221. u32 duty_ctrl_fall_point;
  222. u32 duty_ctrl_reg;
  223. u32 duty_ctrl_rise_fall_mask;
  224. };
  225. static const struct pwm_port_params pwm_port_params[] = {
  226. [PWMA] = {
  227. .pwm_en = ASPEED_PTCR_CTRL_PWMA_EN,
  228. .ctrl_reg = ASPEED_PTCR_CTRL,
  229. .type_part1 = ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART1,
  230. .type_part2 = ASPEED_PTCR_CTRL_SET_PWMA_TYPE_PART2,
  231. .type_mask = ASPEED_PTCR_CTRL_SET_PWMA_TYPE_MASK,
  232. .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
  233. .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
  234. .duty_ctrl_reg = ASPEED_PTCR_DUTY0_CTRL,
  235. .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
  236. },
  237. [PWMB] = {
  238. .pwm_en = ASPEED_PTCR_CTRL_PWMB_EN,
  239. .ctrl_reg = ASPEED_PTCR_CTRL,
  240. .type_part1 = ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART1,
  241. .type_part2 = ASPEED_PTCR_CTRL_SET_PWMB_TYPE_PART2,
  242. .type_mask = ASPEED_PTCR_CTRL_SET_PWMB_TYPE_MASK,
  243. .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
  244. .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
  245. .duty_ctrl_reg = ASPEED_PTCR_DUTY0_CTRL,
  246. .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
  247. },
  248. [PWMC] = {
  249. .pwm_en = ASPEED_PTCR_CTRL_PWMC_EN,
  250. .ctrl_reg = ASPEED_PTCR_CTRL,
  251. .type_part1 = ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART1,
  252. .type_part2 = ASPEED_PTCR_CTRL_SET_PWMC_TYPE_PART2,
  253. .type_mask = ASPEED_PTCR_CTRL_SET_PWMC_TYPE_MASK,
  254. .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
  255. .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
  256. .duty_ctrl_reg = ASPEED_PTCR_DUTY1_CTRL,
  257. .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
  258. },
  259. [PWMD] = {
  260. .pwm_en = ASPEED_PTCR_CTRL_PWMD_EN,
  261. .ctrl_reg = ASPEED_PTCR_CTRL,
  262. .type_part1 = ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART1,
  263. .type_part2 = ASPEED_PTCR_CTRL_SET_PWMD_TYPE_PART2,
  264. .type_mask = ASPEED_PTCR_CTRL_SET_PWMD_TYPE_MASK,
  265. .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
  266. .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
  267. .duty_ctrl_reg = ASPEED_PTCR_DUTY1_CTRL,
  268. .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
  269. },
  270. [PWME] = {
  271. .pwm_en = ASPEED_PTCR_CTRL_PWME_EN,
  272. .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
  273. .type_part1 = ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART1,
  274. .type_part2 = ASPEED_PTCR_CTRL_SET_PWME_TYPE_PART2,
  275. .type_mask = ASPEED_PTCR_CTRL_SET_PWME_TYPE_MASK,
  276. .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
  277. .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
  278. .duty_ctrl_reg = ASPEED_PTCR_DUTY2_CTRL,
  279. .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
  280. },
  281. [PWMF] = {
  282. .pwm_en = ASPEED_PTCR_CTRL_PWMF_EN,
  283. .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
  284. .type_part1 = ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART1,
  285. .type_part2 = ASPEED_PTCR_CTRL_SET_PWMF_TYPE_PART2,
  286. .type_mask = ASPEED_PTCR_CTRL_SET_PWMF_TYPE_MASK,
  287. .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
  288. .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
  289. .duty_ctrl_reg = ASPEED_PTCR_DUTY2_CTRL,
  290. .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
  291. },
  292. [PWMG] = {
  293. .pwm_en = ASPEED_PTCR_CTRL_PWMG_EN,
  294. .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
  295. .type_part1 = ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART1,
  296. .type_part2 = ASPEED_PTCR_CTRL_SET_PWMG_TYPE_PART2,
  297. .type_mask = ASPEED_PTCR_CTRL_SET_PWMG_TYPE_MASK,
  298. .duty_ctrl_rise_point = DUTY_CTRL_PWM1_RISE_POINT,
  299. .duty_ctrl_fall_point = DUTY_CTRL_PWM1_FALL_POINT,
  300. .duty_ctrl_reg = ASPEED_PTCR_DUTY3_CTRL,
  301. .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM1_RISE_FALL_MASK,
  302. },
  303. [PWMH] = {
  304. .pwm_en = ASPEED_PTCR_CTRL_PWMH_EN,
  305. .ctrl_reg = ASPEED_PTCR_CTRL_EXT,
  306. .type_part1 = ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART1,
  307. .type_part2 = ASPEED_PTCR_CTRL_SET_PWMH_TYPE_PART2,
  308. .type_mask = ASPEED_PTCR_CTRL_SET_PWMH_TYPE_MASK,
  309. .duty_ctrl_rise_point = DUTY_CTRL_PWM2_RISE_POINT,
  310. .duty_ctrl_fall_point = DUTY_CTRL_PWM2_FALL_POINT,
  311. .duty_ctrl_reg = ASPEED_PTCR_DUTY3_CTRL,
  312. .duty_ctrl_rise_fall_mask = DUTY_CTRL_PWM2_RISE_FALL_MASK,
  313. }
  314. };
  315. static int regmap_aspeed_pwm_tacho_reg_write(void *context, unsigned int reg,
  316. unsigned int val)
  317. {
  318. void __iomem *regs = (void __iomem *)context;
  319. writel(val, regs + reg);
  320. return 0;
  321. }
  322. static int regmap_aspeed_pwm_tacho_reg_read(void *context, unsigned int reg,
  323. unsigned int *val)
  324. {
  325. void __iomem *regs = (void __iomem *)context;
  326. *val = readl(regs + reg);
  327. return 0;
  328. }
  329. static const struct regmap_config aspeed_pwm_tacho_regmap_config = {
  330. .reg_bits = 32,
  331. .val_bits = 32,
  332. .reg_stride = 4,
  333. .max_register = ASPEED_PTCR_TYPEO_LIMIT,
  334. .reg_write = regmap_aspeed_pwm_tacho_reg_write,
  335. .reg_read = regmap_aspeed_pwm_tacho_reg_read,
  336. .fast_io = true,
  337. };
  338. static void aspeed_set_clock_enable(struct regmap *regmap, bool val)
  339. {
  340. regmap_update_bits(regmap, ASPEED_PTCR_CTRL,
  341. ASPEED_PTCR_CTRL_CLK_EN,
  342. val ? ASPEED_PTCR_CTRL_CLK_EN : 0);
  343. }
  344. static void aspeed_set_clock_source(struct regmap *regmap, int val)
  345. {
  346. regmap_update_bits(regmap, ASPEED_PTCR_CTRL,
  347. ASPEED_PTCR_CTRL_CLK_SRC,
  348. val ? ASPEED_PTCR_CTRL_CLK_SRC : 0);
  349. }
  350. static void aspeed_set_pwm_clock_values(struct regmap *regmap, u8 type,
  351. u8 div_high, u8 div_low, u8 unit)
  352. {
  353. u32 reg_value = ((div_high << type_params[type].h_value) |
  354. (div_low << type_params[type].l_value) |
  355. (unit << type_params[type].unit_value));
  356. regmap_update_bits(regmap, type_params[type].clk_ctrl_reg,
  357. type_params[type].clk_ctrl_mask, reg_value);
  358. }
  359. static void aspeed_set_pwm_port_enable(struct regmap *regmap, u8 pwm_port,
  360. bool enable)
  361. {
  362. regmap_update_bits(regmap, pwm_port_params[pwm_port].ctrl_reg,
  363. pwm_port_params[pwm_port].pwm_en,
  364. enable ? pwm_port_params[pwm_port].pwm_en : 0);
  365. }
  366. static void aspeed_set_pwm_port_type(struct regmap *regmap,
  367. u8 pwm_port, u8 type)
  368. {
  369. u32 reg_value = (type & 0x1) << pwm_port_params[pwm_port].type_part1;
  370. reg_value |= (type & 0x2) << pwm_port_params[pwm_port].type_part2;
  371. regmap_update_bits(regmap, pwm_port_params[pwm_port].ctrl_reg,
  372. pwm_port_params[pwm_port].type_mask, reg_value);
  373. }
  374. static void aspeed_set_pwm_port_duty_rising_falling(struct regmap *regmap,
  375. u8 pwm_port, u8 rising,
  376. u8 falling)
  377. {
  378. u32 reg_value = (rising <<
  379. pwm_port_params[pwm_port].duty_ctrl_rise_point);
  380. reg_value |= (falling <<
  381. pwm_port_params[pwm_port].duty_ctrl_fall_point);
  382. regmap_update_bits(regmap, pwm_port_params[pwm_port].duty_ctrl_reg,
  383. pwm_port_params[pwm_port].duty_ctrl_rise_fall_mask,
  384. reg_value);
  385. }
  386. static void aspeed_set_tacho_type_enable(struct regmap *regmap, u8 type,
  387. bool enable)
  388. {
  389. regmap_update_bits(regmap, type_params[type].ctrl_reg,
  390. TYPE_CTRL_FAN_TYPE_EN,
  391. enable ? TYPE_CTRL_FAN_TYPE_EN : 0);
  392. }
  393. static void aspeed_set_tacho_type_values(struct regmap *regmap, u8 type,
  394. u8 mode, u16 unit, u8 division)
  395. {
  396. u32 reg_value = ((mode << TYPE_CTRL_FAN_MODE) |
  397. (unit << TYPE_CTRL_FAN_PERIOD) |
  398. (division << TYPE_CTRL_FAN_DIVISION));
  399. regmap_update_bits(regmap, type_params[type].ctrl_reg,
  400. TYPE_CTRL_FAN_MASK, reg_value);
  401. regmap_update_bits(regmap, type_params[type].ctrl_reg1,
  402. TYPE_CTRL_FAN1_MASK, unit << 16);
  403. }
  404. static void aspeed_set_fan_tach_ch_enable(struct regmap *regmap, u8 fan_tach_ch,
  405. bool enable)
  406. {
  407. regmap_update_bits(regmap, ASPEED_PTCR_CTRL,
  408. ASPEED_PTCR_CTRL_FAN_NUM_EN(fan_tach_ch),
  409. enable ?
  410. ASPEED_PTCR_CTRL_FAN_NUM_EN(fan_tach_ch) : 0);
  411. }
  412. static void aspeed_set_fan_tach_ch_source(struct regmap *regmap, u8 fan_tach_ch,
  413. u8 fan_tach_ch_source)
  414. {
  415. u32 reg_value1 = ((fan_tach_ch_source & 0x3) <<
  416. TACH_PWM_SOURCE_BIT01(fan_tach_ch));
  417. u32 reg_value2 = (((fan_tach_ch_source & 0x4) >> 2) <<
  418. TACH_PWM_SOURCE_BIT2(fan_tach_ch));
  419. regmap_update_bits(regmap, ASPEED_PTCR_TACH_SOURCE,
  420. TACH_PWM_SOURCE_MASK_BIT01(fan_tach_ch),
  421. reg_value1);
  422. regmap_update_bits(regmap, ASPEED_PTCR_TACH_SOURCE_EXT,
  423. TACH_PWM_SOURCE_MASK_BIT2(fan_tach_ch),
  424. reg_value2);
  425. }
  426. static void aspeed_set_pwm_port_fan_ctrl(struct aspeed_pwm_tacho_data *priv,
  427. u8 index, u8 fan_ctrl)
  428. {
  429. u16 period, dc_time_on;
  430. period = priv->type_pwm_clock_unit[priv->pwm_port_type[index]];
  431. period += 1;
  432. dc_time_on = (fan_ctrl * period) / PWM_MAX;
  433. if (dc_time_on == 0) {
  434. aspeed_set_pwm_port_enable(priv->regmap, index, false);
  435. } else {
  436. if (dc_time_on == period)
  437. dc_time_on = 0;
  438. aspeed_set_pwm_port_duty_rising_falling(priv->regmap, index, 0,
  439. dc_time_on);
  440. aspeed_set_pwm_port_enable(priv->regmap, index, true);
  441. }
  442. }
  443. static u32 aspeed_get_fan_tach_ch_measure_period(struct aspeed_pwm_tacho_data
  444. *priv, u8 type)
  445. {
  446. u32 clk;
  447. u16 tacho_unit;
  448. u8 clk_unit, div_h, div_l, tacho_div;
  449. clk = priv->clk_freq;
  450. clk_unit = priv->type_pwm_clock_unit[type];
  451. div_h = priv->type_pwm_clock_division_h[type];
  452. div_h = 0x1 << div_h;
  453. div_l = priv->type_pwm_clock_division_l[type];
  454. if (div_l == 0)
  455. div_l = 1;
  456. else
  457. div_l = div_l * 2;
  458. tacho_unit = priv->type_fan_tach_unit[type];
  459. tacho_div = priv->type_fan_tach_clock_division[type];
  460. tacho_div = 0x4 << (tacho_div * 2);
  461. return clk / (clk_unit * div_h * div_l * tacho_div * tacho_unit);
  462. }
  463. static int aspeed_get_fan_tach_ch_rpm(struct aspeed_pwm_tacho_data *priv,
  464. u8 fan_tach_ch)
  465. {
  466. u32 raw_data, tach_div, clk_source, msec, usec, val;
  467. u8 fan_tach_ch_source, type, mode, both;
  468. int ret;
  469. regmap_write(priv->regmap, ASPEED_PTCR_TRIGGER, 0);
  470. regmap_write(priv->regmap, ASPEED_PTCR_TRIGGER, 0x1 << fan_tach_ch);
  471. fan_tach_ch_source = priv->fan_tach_ch_source[fan_tach_ch];
  472. type = priv->pwm_port_type[fan_tach_ch_source];
  473. msec = (1000 / aspeed_get_fan_tach_ch_measure_period(priv, type));
  474. usec = msec * 1000;
  475. ret = regmap_read_poll_timeout(
  476. priv->regmap,
  477. ASPEED_PTCR_RESULT,
  478. val,
  479. (val & RESULT_STATUS_MASK),
  480. ASPEED_RPM_STATUS_SLEEP_USEC,
  481. usec);
  482. /* return -ETIMEDOUT if we didn't get an answer. */
  483. if (ret)
  484. return ret;
  485. raw_data = val & RESULT_VALUE_MASK;
  486. tach_div = priv->type_fan_tach_clock_division[type];
  487. /*
  488. * We need the mode to determine if the raw_data is double (from
  489. * counting both edges).
  490. */
  491. mode = priv->type_fan_tach_mode[type];
  492. both = (mode & BOTH_EDGES) ? 1 : 0;
  493. tach_div = (0x4 << both) << (tach_div * 2);
  494. clk_source = priv->clk_freq;
  495. if (raw_data == 0)
  496. return 0;
  497. return (clk_source * 60) / (2 * raw_data * tach_div);
  498. }
  499. static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
  500. const char *buf, size_t count)
  501. {
  502. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  503. int index = sensor_attr->index;
  504. int ret;
  505. struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
  506. long fan_ctrl;
  507. ret = kstrtol(buf, 10, &fan_ctrl);
  508. if (ret != 0)
  509. return ret;
  510. if (fan_ctrl < 0 || fan_ctrl > PWM_MAX)
  511. return -EINVAL;
  512. if (priv->pwm_port_fan_ctrl[index] == fan_ctrl)
  513. return count;
  514. priv->pwm_port_fan_ctrl[index] = fan_ctrl;
  515. aspeed_set_pwm_port_fan_ctrl(priv, index, fan_ctrl);
  516. return count;
  517. }
  518. static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
  519. char *buf)
  520. {
  521. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  522. int index = sensor_attr->index;
  523. struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
  524. return sprintf(buf, "%u\n", priv->pwm_port_fan_ctrl[index]);
  525. }
  526. static ssize_t show_rpm(struct device *dev, struct device_attribute *attr,
  527. char *buf)
  528. {
  529. struct sensor_device_attribute *sensor_attr = to_sensor_dev_attr(attr);
  530. int index = sensor_attr->index;
  531. int rpm;
  532. struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
  533. rpm = aspeed_get_fan_tach_ch_rpm(priv, index);
  534. if (rpm < 0)
  535. return rpm;
  536. return sprintf(buf, "%d\n", rpm);
  537. }
  538. static umode_t pwm_is_visible(struct kobject *kobj,
  539. struct attribute *a, int index)
  540. {
  541. struct device *dev = container_of(kobj, struct device, kobj);
  542. struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
  543. if (!priv->pwm_present[index])
  544. return 0;
  545. return a->mode;
  546. }
  547. static umode_t fan_dev_is_visible(struct kobject *kobj,
  548. struct attribute *a, int index)
  549. {
  550. struct device *dev = container_of(kobj, struct device, kobj);
  551. struct aspeed_pwm_tacho_data *priv = dev_get_drvdata(dev);
  552. if (!priv->fan_tach_present[index])
  553. return 0;
  554. return a->mode;
  555. }
  556. static SENSOR_DEVICE_ATTR(pwm1, 0644,
  557. show_pwm, set_pwm, 0);
  558. static SENSOR_DEVICE_ATTR(pwm2, 0644,
  559. show_pwm, set_pwm, 1);
  560. static SENSOR_DEVICE_ATTR(pwm3, 0644,
  561. show_pwm, set_pwm, 2);
  562. static SENSOR_DEVICE_ATTR(pwm4, 0644,
  563. show_pwm, set_pwm, 3);
  564. static SENSOR_DEVICE_ATTR(pwm5, 0644,
  565. show_pwm, set_pwm, 4);
  566. static SENSOR_DEVICE_ATTR(pwm6, 0644,
  567. show_pwm, set_pwm, 5);
  568. static SENSOR_DEVICE_ATTR(pwm7, 0644,
  569. show_pwm, set_pwm, 6);
  570. static SENSOR_DEVICE_ATTR(pwm8, 0644,
  571. show_pwm, set_pwm, 7);
  572. static struct attribute *pwm_dev_attrs[] = {
  573. &sensor_dev_attr_pwm1.dev_attr.attr,
  574. &sensor_dev_attr_pwm2.dev_attr.attr,
  575. &sensor_dev_attr_pwm3.dev_attr.attr,
  576. &sensor_dev_attr_pwm4.dev_attr.attr,
  577. &sensor_dev_attr_pwm5.dev_attr.attr,
  578. &sensor_dev_attr_pwm6.dev_attr.attr,
  579. &sensor_dev_attr_pwm7.dev_attr.attr,
  580. &sensor_dev_attr_pwm8.dev_attr.attr,
  581. NULL,
  582. };
  583. static const struct attribute_group pwm_dev_group = {
  584. .attrs = pwm_dev_attrs,
  585. .is_visible = pwm_is_visible,
  586. };
  587. static SENSOR_DEVICE_ATTR(fan1_input, 0444,
  588. show_rpm, NULL, 0);
  589. static SENSOR_DEVICE_ATTR(fan2_input, 0444,
  590. show_rpm, NULL, 1);
  591. static SENSOR_DEVICE_ATTR(fan3_input, 0444,
  592. show_rpm, NULL, 2);
  593. static SENSOR_DEVICE_ATTR(fan4_input, 0444,
  594. show_rpm, NULL, 3);
  595. static SENSOR_DEVICE_ATTR(fan5_input, 0444,
  596. show_rpm, NULL, 4);
  597. static SENSOR_DEVICE_ATTR(fan6_input, 0444,
  598. show_rpm, NULL, 5);
  599. static SENSOR_DEVICE_ATTR(fan7_input, 0444,
  600. show_rpm, NULL, 6);
  601. static SENSOR_DEVICE_ATTR(fan8_input, 0444,
  602. show_rpm, NULL, 7);
  603. static SENSOR_DEVICE_ATTR(fan9_input, 0444,
  604. show_rpm, NULL, 8);
  605. static SENSOR_DEVICE_ATTR(fan10_input, 0444,
  606. show_rpm, NULL, 9);
  607. static SENSOR_DEVICE_ATTR(fan11_input, 0444,
  608. show_rpm, NULL, 10);
  609. static SENSOR_DEVICE_ATTR(fan12_input, 0444,
  610. show_rpm, NULL, 11);
  611. static SENSOR_DEVICE_ATTR(fan13_input, 0444,
  612. show_rpm, NULL, 12);
  613. static SENSOR_DEVICE_ATTR(fan14_input, 0444,
  614. show_rpm, NULL, 13);
  615. static SENSOR_DEVICE_ATTR(fan15_input, 0444,
  616. show_rpm, NULL, 14);
  617. static SENSOR_DEVICE_ATTR(fan16_input, 0444,
  618. show_rpm, NULL, 15);
  619. static struct attribute *fan_dev_attrs[] = {
  620. &sensor_dev_attr_fan1_input.dev_attr.attr,
  621. &sensor_dev_attr_fan2_input.dev_attr.attr,
  622. &sensor_dev_attr_fan3_input.dev_attr.attr,
  623. &sensor_dev_attr_fan4_input.dev_attr.attr,
  624. &sensor_dev_attr_fan5_input.dev_attr.attr,
  625. &sensor_dev_attr_fan6_input.dev_attr.attr,
  626. &sensor_dev_attr_fan7_input.dev_attr.attr,
  627. &sensor_dev_attr_fan8_input.dev_attr.attr,
  628. &sensor_dev_attr_fan9_input.dev_attr.attr,
  629. &sensor_dev_attr_fan10_input.dev_attr.attr,
  630. &sensor_dev_attr_fan11_input.dev_attr.attr,
  631. &sensor_dev_attr_fan12_input.dev_attr.attr,
  632. &sensor_dev_attr_fan13_input.dev_attr.attr,
  633. &sensor_dev_attr_fan14_input.dev_attr.attr,
  634. &sensor_dev_attr_fan15_input.dev_attr.attr,
  635. &sensor_dev_attr_fan16_input.dev_attr.attr,
  636. NULL
  637. };
  638. static const struct attribute_group fan_dev_group = {
  639. .attrs = fan_dev_attrs,
  640. .is_visible = fan_dev_is_visible,
  641. };
  642. /*
  643. * The clock type is type M :
  644. * The PWM frequency = 24MHz / (type M clock division L bit *
  645. * type M clock division H bit * (type M PWM period bit + 1))
  646. */
  647. static void aspeed_create_type(struct aspeed_pwm_tacho_data *priv)
  648. {
  649. priv->type_pwm_clock_division_h[TYPEM] = M_PWM_DIV_H;
  650. priv->type_pwm_clock_division_l[TYPEM] = M_PWM_DIV_L;
  651. priv->type_pwm_clock_unit[TYPEM] = M_PWM_PERIOD;
  652. aspeed_set_pwm_clock_values(priv->regmap, TYPEM, M_PWM_DIV_H,
  653. M_PWM_DIV_L, M_PWM_PERIOD);
  654. aspeed_set_tacho_type_enable(priv->regmap, TYPEM, true);
  655. priv->type_fan_tach_clock_division[TYPEM] = M_TACH_CLK_DIV;
  656. priv->type_fan_tach_unit[TYPEM] = M_TACH_UNIT;
  657. priv->type_fan_tach_mode[TYPEM] = M_TACH_MODE;
  658. aspeed_set_tacho_type_values(priv->regmap, TYPEM, M_TACH_MODE,
  659. M_TACH_UNIT, M_TACH_CLK_DIV);
  660. }
  661. static void aspeed_create_pwm_port(struct aspeed_pwm_tacho_data *priv,
  662. u8 pwm_port)
  663. {
  664. aspeed_set_pwm_port_enable(priv->regmap, pwm_port, true);
  665. priv->pwm_present[pwm_port] = true;
  666. priv->pwm_port_type[pwm_port] = TYPEM;
  667. aspeed_set_pwm_port_type(priv->regmap, pwm_port, TYPEM);
  668. priv->pwm_port_fan_ctrl[pwm_port] = INIT_FAN_CTRL;
  669. aspeed_set_pwm_port_fan_ctrl(priv, pwm_port, INIT_FAN_CTRL);
  670. }
  671. static void aspeed_create_fan_tach_channel(struct aspeed_pwm_tacho_data *priv,
  672. u8 *fan_tach_ch,
  673. int count,
  674. u8 pwm_source)
  675. {
  676. u8 val, index;
  677. for (val = 0; val < count; val++) {
  678. index = fan_tach_ch[val];
  679. aspeed_set_fan_tach_ch_enable(priv->regmap, index, true);
  680. priv->fan_tach_present[index] = true;
  681. priv->fan_tach_ch_source[index] = pwm_source;
  682. aspeed_set_fan_tach_ch_source(priv->regmap, index, pwm_source);
  683. }
  684. }
  685. static int
  686. aspeed_pwm_cz_get_max_state(struct thermal_cooling_device *tcdev,
  687. unsigned long *state)
  688. {
  689. struct aspeed_cooling_device *cdev = tcdev->devdata;
  690. *state = cdev->max_state;
  691. return 0;
  692. }
  693. static int
  694. aspeed_pwm_cz_get_cur_state(struct thermal_cooling_device *tcdev,
  695. unsigned long *state)
  696. {
  697. struct aspeed_cooling_device *cdev = tcdev->devdata;
  698. *state = cdev->cur_state;
  699. return 0;
  700. }
  701. static int
  702. aspeed_pwm_cz_set_cur_state(struct thermal_cooling_device *tcdev,
  703. unsigned long state)
  704. {
  705. struct aspeed_cooling_device *cdev = tcdev->devdata;
  706. if (state > cdev->max_state)
  707. return -EINVAL;
  708. cdev->cur_state = state;
  709. cdev->priv->pwm_port_fan_ctrl[cdev->pwm_port] =
  710. cdev->cooling_levels[cdev->cur_state];
  711. aspeed_set_pwm_port_fan_ctrl(cdev->priv, cdev->pwm_port,
  712. cdev->cooling_levels[cdev->cur_state]);
  713. return 0;
  714. }
  715. static const struct thermal_cooling_device_ops aspeed_pwm_cool_ops = {
  716. .get_max_state = aspeed_pwm_cz_get_max_state,
  717. .get_cur_state = aspeed_pwm_cz_get_cur_state,
  718. .set_cur_state = aspeed_pwm_cz_set_cur_state,
  719. };
  720. static int aspeed_create_pwm_cooling(struct device *dev,
  721. struct device_node *child,
  722. struct aspeed_pwm_tacho_data *priv,
  723. u32 pwm_port, u8 num_levels)
  724. {
  725. int ret;
  726. struct aspeed_cooling_device *cdev;
  727. cdev = devm_kzalloc(dev, sizeof(*cdev), GFP_KERNEL);
  728. if (!cdev)
  729. return -ENOMEM;
  730. cdev->cooling_levels = devm_kzalloc(dev, num_levels, GFP_KERNEL);
  731. if (!cdev->cooling_levels)
  732. return -ENOMEM;
  733. cdev->max_state = num_levels - 1;
  734. ret = of_property_read_u8_array(child, "cooling-levels",
  735. cdev->cooling_levels,
  736. num_levels);
  737. if (ret) {
  738. dev_err(dev, "Property 'cooling-levels' cannot be read.\n");
  739. return ret;
  740. }
  741. snprintf(cdev->name, MAX_CDEV_NAME_LEN, "%s%d", child->name, pwm_port);
  742. cdev->tcdev = thermal_of_cooling_device_register(child,
  743. cdev->name,
  744. cdev,
  745. &aspeed_pwm_cool_ops);
  746. if (IS_ERR(cdev->tcdev))
  747. return PTR_ERR(cdev->tcdev);
  748. cdev->priv = priv;
  749. cdev->pwm_port = pwm_port;
  750. priv->cdev[pwm_port] = cdev;
  751. return 0;
  752. }
  753. static int aspeed_create_fan(struct device *dev,
  754. struct device_node *child,
  755. struct aspeed_pwm_tacho_data *priv)
  756. {
  757. u8 *fan_tach_ch;
  758. u32 pwm_port;
  759. int ret, count;
  760. ret = of_property_read_u32(child, "reg", &pwm_port);
  761. if (ret)
  762. return ret;
  763. if (pwm_port >= ARRAY_SIZE(pwm_port_params))
  764. return -EINVAL;
  765. aspeed_create_pwm_port(priv, (u8)pwm_port);
  766. ret = of_property_count_u8_elems(child, "cooling-levels");
  767. if (ret > 0) {
  768. ret = aspeed_create_pwm_cooling(dev, child, priv, pwm_port,
  769. ret);
  770. if (ret)
  771. return ret;
  772. }
  773. count = of_property_count_u8_elems(child, "aspeed,fan-tach-ch");
  774. if (count < 1)
  775. return -EINVAL;
  776. fan_tach_ch = devm_kcalloc(dev, count, sizeof(*fan_tach_ch),
  777. GFP_KERNEL);
  778. if (!fan_tach_ch)
  779. return -ENOMEM;
  780. ret = of_property_read_u8_array(child, "aspeed,fan-tach-ch",
  781. fan_tach_ch, count);
  782. if (ret)
  783. return ret;
  784. aspeed_create_fan_tach_channel(priv, fan_tach_ch, count, pwm_port);
  785. return 0;
  786. }
  787. static void aspeed_pwm_tacho_remove(void *data)
  788. {
  789. struct aspeed_pwm_tacho_data *priv = data;
  790. reset_control_assert(priv->rst);
  791. }
  792. static int aspeed_pwm_tacho_probe(struct platform_device *pdev)
  793. {
  794. struct device *dev = &pdev->dev;
  795. struct device_node *np, *child;
  796. struct aspeed_pwm_tacho_data *priv;
  797. void __iomem *regs;
  798. struct resource *res;
  799. struct device *hwmon;
  800. struct clk *clk;
  801. int ret;
  802. np = dev->of_node;
  803. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  804. if (!res)
  805. return -ENOENT;
  806. regs = devm_ioremap_resource(dev, res);
  807. if (IS_ERR(regs))
  808. return PTR_ERR(regs);
  809. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  810. if (!priv)
  811. return -ENOMEM;
  812. priv->regmap = devm_regmap_init(dev, NULL, (__force void *)regs,
  813. &aspeed_pwm_tacho_regmap_config);
  814. if (IS_ERR(priv->regmap))
  815. return PTR_ERR(priv->regmap);
  816. priv->rst = devm_reset_control_get_exclusive(dev, NULL);
  817. if (IS_ERR(priv->rst)) {
  818. dev_err(dev,
  819. "missing or invalid reset controller device tree entry");
  820. return PTR_ERR(priv->rst);
  821. }
  822. reset_control_deassert(priv->rst);
  823. ret = devm_add_action_or_reset(dev, aspeed_pwm_tacho_remove, priv);
  824. if (ret)
  825. return ret;
  826. regmap_write(priv->regmap, ASPEED_PTCR_TACH_SOURCE, 0);
  827. regmap_write(priv->regmap, ASPEED_PTCR_TACH_SOURCE_EXT, 0);
  828. clk = devm_clk_get(dev, NULL);
  829. if (IS_ERR(clk))
  830. return -ENODEV;
  831. priv->clk_freq = clk_get_rate(clk);
  832. aspeed_set_clock_enable(priv->regmap, true);
  833. aspeed_set_clock_source(priv->regmap, 0);
  834. aspeed_create_type(priv);
  835. for_each_child_of_node(np, child) {
  836. ret = aspeed_create_fan(dev, child, priv);
  837. if (ret) {
  838. of_node_put(child);
  839. return ret;
  840. }
  841. }
  842. priv->groups[0] = &pwm_dev_group;
  843. priv->groups[1] = &fan_dev_group;
  844. priv->groups[2] = NULL;
  845. hwmon = devm_hwmon_device_register_with_groups(dev,
  846. "aspeed_pwm_tacho",
  847. priv, priv->groups);
  848. return PTR_ERR_OR_ZERO(hwmon);
  849. }
  850. static const struct of_device_id of_pwm_tacho_match_table[] = {
  851. { .compatible = "aspeed,ast2400-pwm-tacho", },
  852. { .compatible = "aspeed,ast2500-pwm-tacho", },
  853. {},
  854. };
  855. MODULE_DEVICE_TABLE(of, of_pwm_tacho_match_table);
  856. static struct platform_driver aspeed_pwm_tacho_driver = {
  857. .probe = aspeed_pwm_tacho_probe,
  858. .driver = {
  859. .name = "aspeed_pwm_tacho",
  860. .of_match_table = of_pwm_tacho_match_table,
  861. },
  862. };
  863. module_platform_driver(aspeed_pwm_tacho_driver);
  864. MODULE_AUTHOR("Jaghathiswari Rankappagounder Natarajan <jaghu@google.com>");
  865. MODULE_DESCRIPTION("ASPEED PWM and Fan Tacho device driver");
  866. MODULE_LICENSE("GPL");