dme1737.c 78 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801
  1. /*
  2. * dme1737.c - Driver for the SMSC DME1737, Asus A8000, SMSC SCH311x, SCH5027,
  3. * and SCH5127 Super-I/O chips integrated hardware monitoring
  4. * features.
  5. * Copyright (c) 2007, 2008, 2009, 2010 Juerg Haefliger <juergh@gmail.com>
  6. *
  7. * This driver is an I2C/ISA hybrid, meaning that it uses the I2C bus to access
  8. * the chip registers if a DME1737, A8000, or SCH5027 is found and the ISA bus
  9. * if a SCH311x or SCH5127 chip is found. Both types of chips have very
  10. * similar hardware monitoring capabilities but differ in the way they can be
  11. * accessed.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  26. */
  27. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  28. #include <linux/module.h>
  29. #include <linux/init.h>
  30. #include <linux/slab.h>
  31. #include <linux/jiffies.h>
  32. #include <linux/i2c.h>
  33. #include <linux/platform_device.h>
  34. #include <linux/hwmon.h>
  35. #include <linux/hwmon-sysfs.h>
  36. #include <linux/hwmon-vid.h>
  37. #include <linux/err.h>
  38. #include <linux/mutex.h>
  39. #include <linux/acpi.h>
  40. #include <linux/io.h>
  41. /* ISA device, if found */
  42. static struct platform_device *pdev;
  43. /* Module load parameters */
  44. static bool force_start;
  45. module_param(force_start, bool, 0);
  46. MODULE_PARM_DESC(force_start, "Force the chip to start monitoring inputs");
  47. static unsigned short force_id;
  48. module_param(force_id, ushort, 0);
  49. MODULE_PARM_DESC(force_id, "Override the detected device ID");
  50. static bool probe_all_addr;
  51. module_param(probe_all_addr, bool, 0);
  52. MODULE_PARM_DESC(probe_all_addr,
  53. "Include probing of non-standard LPC addresses");
  54. /* Addresses to scan */
  55. static const unsigned short normal_i2c[] = {0x2c, 0x2d, 0x2e, I2C_CLIENT_END};
  56. enum chips { dme1737, sch5027, sch311x, sch5127 };
  57. #define DO_REPORT "Please report to the driver maintainer."
  58. /* ---------------------------------------------------------------------
  59. * Registers
  60. *
  61. * The sensors are defined as follows:
  62. *
  63. * Voltages Temperatures
  64. * -------- ------------
  65. * in0 +5VTR (+5V stdby) temp1 Remote diode 1
  66. * in1 Vccp (proc core) temp2 Internal temp
  67. * in2 VCC (internal +3.3V) temp3 Remote diode 2
  68. * in3 +5V
  69. * in4 +12V
  70. * in5 VTR (+3.3V stby)
  71. * in6 Vbat
  72. * in7 Vtrip (sch5127 only)
  73. *
  74. * --------------------------------------------------------------------- */
  75. /* Voltages (in) numbered 0-7 (ix) */
  76. #define DME1737_REG_IN(ix) ((ix) < 5 ? 0x20 + (ix) : \
  77. (ix) < 7 ? 0x94 + (ix) : \
  78. 0x1f)
  79. #define DME1737_REG_IN_MIN(ix) ((ix) < 5 ? 0x44 + (ix) * 2 \
  80. : 0x91 + (ix) * 2)
  81. #define DME1737_REG_IN_MAX(ix) ((ix) < 5 ? 0x45 + (ix) * 2 \
  82. : 0x92 + (ix) * 2)
  83. /* Temperatures (temp) numbered 0-2 (ix) */
  84. #define DME1737_REG_TEMP(ix) (0x25 + (ix))
  85. #define DME1737_REG_TEMP_MIN(ix) (0x4e + (ix) * 2)
  86. #define DME1737_REG_TEMP_MAX(ix) (0x4f + (ix) * 2)
  87. #define DME1737_REG_TEMP_OFFSET(ix) ((ix) == 0 ? 0x1f \
  88. : 0x1c + (ix))
  89. /*
  90. * Voltage and temperature LSBs
  91. * The LSBs (4 bits each) are stored in 5 registers with the following layouts:
  92. * IN_TEMP_LSB(0) = [in5, in6]
  93. * IN_TEMP_LSB(1) = [temp3, temp1]
  94. * IN_TEMP_LSB(2) = [in4, temp2]
  95. * IN_TEMP_LSB(3) = [in3, in0]
  96. * IN_TEMP_LSB(4) = [in2, in1]
  97. * IN_TEMP_LSB(5) = [res, in7]
  98. */
  99. #define DME1737_REG_IN_TEMP_LSB(ix) (0x84 + (ix))
  100. static const u8 DME1737_REG_IN_LSB[] = {3, 4, 4, 3, 2, 0, 0, 5};
  101. static const u8 DME1737_REG_IN_LSB_SHL[] = {4, 4, 0, 0, 0, 0, 4, 4};
  102. static const u8 DME1737_REG_TEMP_LSB[] = {1, 2, 1};
  103. static const u8 DME1737_REG_TEMP_LSB_SHL[] = {4, 4, 0};
  104. /* Fans numbered 0-5 (ix) */
  105. #define DME1737_REG_FAN(ix) ((ix) < 4 ? 0x28 + (ix) * 2 \
  106. : 0xa1 + (ix) * 2)
  107. #define DME1737_REG_FAN_MIN(ix) ((ix) < 4 ? 0x54 + (ix) * 2 \
  108. : 0xa5 + (ix) * 2)
  109. #define DME1737_REG_FAN_OPT(ix) ((ix) < 4 ? 0x90 + (ix) \
  110. : 0xb2 + (ix))
  111. #define DME1737_REG_FAN_MAX(ix) (0xb4 + (ix)) /* only for fan[4-5] */
  112. /* PWMs numbered 0-2, 4-5 (ix) */
  113. #define DME1737_REG_PWM(ix) ((ix) < 3 ? 0x30 + (ix) \
  114. : 0xa1 + (ix))
  115. #define DME1737_REG_PWM_CONFIG(ix) (0x5c + (ix)) /* only for pwm[0-2] */
  116. #define DME1737_REG_PWM_MIN(ix) (0x64 + (ix)) /* only for pwm[0-2] */
  117. #define DME1737_REG_PWM_FREQ(ix) ((ix) < 3 ? 0x5f + (ix) \
  118. : 0xa3 + (ix))
  119. /*
  120. * The layout of the ramp rate registers is different from the other pwm
  121. * registers. The bits for the 3 PWMs are stored in 2 registers:
  122. * PWM_RR(0) = [OFF3, OFF2, OFF1, RES, RR1E, RR1-2, RR1-1, RR1-0]
  123. * PWM_RR(1) = [RR2E, RR2-2, RR2-1, RR2-0, RR3E, RR3-2, RR3-1, RR3-0]
  124. */
  125. #define DME1737_REG_PWM_RR(ix) (0x62 + (ix)) /* only for pwm[0-2] */
  126. /* Thermal zones 0-2 */
  127. #define DME1737_REG_ZONE_LOW(ix) (0x67 + (ix))
  128. #define DME1737_REG_ZONE_ABS(ix) (0x6a + (ix))
  129. /*
  130. * The layout of the hysteresis registers is different from the other zone
  131. * registers. The bits for the 3 zones are stored in 2 registers:
  132. * ZONE_HYST(0) = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  133. * ZONE_HYST(1) = [H3-3, H3-2, H3-1, H3-0, RES, RES, RES, RES]
  134. */
  135. #define DME1737_REG_ZONE_HYST(ix) (0x6d + (ix))
  136. /*
  137. * Alarm registers and bit mapping
  138. * The 3 8-bit alarm registers will be concatenated to a single 32-bit
  139. * alarm value [0, ALARM3, ALARM2, ALARM1].
  140. */
  141. #define DME1737_REG_ALARM1 0x41
  142. #define DME1737_REG_ALARM2 0x42
  143. #define DME1737_REG_ALARM3 0x83
  144. static const u8 DME1737_BIT_ALARM_IN[] = {0, 1, 2, 3, 8, 16, 17, 18};
  145. static const u8 DME1737_BIT_ALARM_TEMP[] = {4, 5, 6};
  146. static const u8 DME1737_BIT_ALARM_FAN[] = {10, 11, 12, 13, 22, 23};
  147. /* Miscellaneous registers */
  148. #define DME1737_REG_DEVICE 0x3d
  149. #define DME1737_REG_COMPANY 0x3e
  150. #define DME1737_REG_VERSTEP 0x3f
  151. #define DME1737_REG_CONFIG 0x40
  152. #define DME1737_REG_CONFIG2 0x7f
  153. #define DME1737_REG_VID 0x43
  154. #define DME1737_REG_TACH_PWM 0x81
  155. /* ---------------------------------------------------------------------
  156. * Misc defines
  157. * --------------------------------------------------------------------- */
  158. /* Chip identification */
  159. #define DME1737_COMPANY_SMSC 0x5c
  160. #define DME1737_VERSTEP 0x88
  161. #define DME1737_VERSTEP_MASK 0xf8
  162. #define SCH311X_DEVICE 0x8c
  163. #define SCH5027_VERSTEP 0x69
  164. #define SCH5127_DEVICE 0x8e
  165. /* Device ID values (global configuration register index 0x20) */
  166. #define DME1737_ID_1 0x77
  167. #define DME1737_ID_2 0x78
  168. #define SCH3112_ID 0x7c
  169. #define SCH3114_ID 0x7d
  170. #define SCH3116_ID 0x7f
  171. #define SCH5027_ID 0x89
  172. #define SCH5127_ID 0x86
  173. /* Length of ISA address segment */
  174. #define DME1737_EXTENT 2
  175. /* chip-dependent features */
  176. #define HAS_TEMP_OFFSET (1 << 0) /* bit 0 */
  177. #define HAS_VID (1 << 1) /* bit 1 */
  178. #define HAS_ZONE3 (1 << 2) /* bit 2 */
  179. #define HAS_ZONE_HYST (1 << 3) /* bit 3 */
  180. #define HAS_PWM_MIN (1 << 4) /* bit 4 */
  181. #define HAS_FAN(ix) (1 << ((ix) + 5)) /* bits 5-10 */
  182. #define HAS_PWM(ix) (1 << ((ix) + 11)) /* bits 11-16 */
  183. #define HAS_IN7 (1 << 17) /* bit 17 */
  184. /* ---------------------------------------------------------------------
  185. * Data structures and manipulation thereof
  186. * --------------------------------------------------------------------- */
  187. struct dme1737_data {
  188. struct i2c_client *client; /* for I2C devices only */
  189. struct device *hwmon_dev;
  190. const char *name;
  191. unsigned int addr; /* for ISA devices only */
  192. struct mutex update_lock;
  193. int valid; /* !=0 if following fields are valid */
  194. unsigned long last_update; /* in jiffies */
  195. unsigned long last_vbat; /* in jiffies */
  196. enum chips type;
  197. const int *in_nominal; /* pointer to IN_NOMINAL array */
  198. u8 vid;
  199. u8 pwm_rr_en;
  200. u32 has_features;
  201. /* Register values */
  202. u16 in[8];
  203. u8 in_min[8];
  204. u8 in_max[8];
  205. s16 temp[3];
  206. s8 temp_min[3];
  207. s8 temp_max[3];
  208. s8 temp_offset[3];
  209. u8 config;
  210. u8 config2;
  211. u8 vrm;
  212. u16 fan[6];
  213. u16 fan_min[6];
  214. u8 fan_max[2];
  215. u8 fan_opt[6];
  216. u8 pwm[6];
  217. u8 pwm_min[3];
  218. u8 pwm_config[3];
  219. u8 pwm_acz[3];
  220. u8 pwm_freq[6];
  221. u8 pwm_rr[2];
  222. s8 zone_low[3];
  223. s8 zone_abs[3];
  224. u8 zone_hyst[2];
  225. u32 alarms;
  226. };
  227. /* Nominal voltage values */
  228. static const int IN_NOMINAL_DME1737[] = {5000, 2250, 3300, 5000, 12000, 3300,
  229. 3300};
  230. static const int IN_NOMINAL_SCH311x[] = {2500, 1500, 3300, 5000, 12000, 3300,
  231. 3300};
  232. static const int IN_NOMINAL_SCH5027[] = {5000, 2250, 3300, 1125, 1125, 3300,
  233. 3300};
  234. static const int IN_NOMINAL_SCH5127[] = {2500, 2250, 3300, 1125, 1125, 3300,
  235. 3300, 1500};
  236. #define IN_NOMINAL(type) ((type) == sch311x ? IN_NOMINAL_SCH311x : \
  237. (type) == sch5027 ? IN_NOMINAL_SCH5027 : \
  238. (type) == sch5127 ? IN_NOMINAL_SCH5127 : \
  239. IN_NOMINAL_DME1737)
  240. /*
  241. * Voltage input
  242. * Voltage inputs have 16 bits resolution, limit values have 8 bits
  243. * resolution.
  244. */
  245. static inline int IN_FROM_REG(int reg, int nominal, int res)
  246. {
  247. return (reg * nominal + (3 << (res - 3))) / (3 << (res - 2));
  248. }
  249. static inline int IN_TO_REG(long val, int nominal)
  250. {
  251. val = clamp_val(val, 0, 255 * nominal / 192);
  252. return DIV_ROUND_CLOSEST(val * 192, nominal);
  253. }
  254. /*
  255. * Temperature input
  256. * The register values represent temperatures in 2's complement notation from
  257. * -127 degrees C to +127 degrees C. Temp inputs have 16 bits resolution, limit
  258. * values have 8 bits resolution.
  259. */
  260. static inline int TEMP_FROM_REG(int reg, int res)
  261. {
  262. return (reg * 1000) >> (res - 8);
  263. }
  264. static inline int TEMP_TO_REG(long val)
  265. {
  266. val = clamp_val(val, -128000, 127000);
  267. return DIV_ROUND_CLOSEST(val, 1000);
  268. }
  269. /* Temperature range */
  270. static const int TEMP_RANGE[] = {2000, 2500, 3333, 4000, 5000, 6666, 8000,
  271. 10000, 13333, 16000, 20000, 26666, 32000,
  272. 40000, 53333, 80000};
  273. static inline int TEMP_RANGE_FROM_REG(int reg)
  274. {
  275. return TEMP_RANGE[(reg >> 4) & 0x0f];
  276. }
  277. static int TEMP_RANGE_TO_REG(long val, int reg)
  278. {
  279. int i;
  280. for (i = 15; i > 0; i--) {
  281. if (val > (TEMP_RANGE[i] + TEMP_RANGE[i - 1] + 1) / 2)
  282. break;
  283. }
  284. return (reg & 0x0f) | (i << 4);
  285. }
  286. /*
  287. * Temperature hysteresis
  288. * Register layout:
  289. * reg[0] = [H1-3, H1-2, H1-1, H1-0, H2-3, H2-2, H2-1, H2-0]
  290. * reg[1] = [H3-3, H3-2, H3-1, H3-0, xxxx, xxxx, xxxx, xxxx]
  291. */
  292. static inline int TEMP_HYST_FROM_REG(int reg, int ix)
  293. {
  294. return (((ix == 1) ? reg : reg >> 4) & 0x0f) * 1000;
  295. }
  296. static inline int TEMP_HYST_TO_REG(int temp, long hyst, int ix, int reg)
  297. {
  298. hyst = clamp_val(hyst, temp - 15000, temp);
  299. hyst = DIV_ROUND_CLOSEST(temp - hyst, 1000);
  300. return (ix == 1) ? (reg & 0xf0) | hyst : (reg & 0x0f) | (hyst << 4);
  301. }
  302. /* Fan input RPM */
  303. static inline int FAN_FROM_REG(int reg, int tpc)
  304. {
  305. if (tpc)
  306. return tpc * reg;
  307. else
  308. return (reg == 0 || reg == 0xffff) ? 0 : 90000 * 60 / reg;
  309. }
  310. static inline int FAN_TO_REG(long val, int tpc)
  311. {
  312. if (tpc) {
  313. return clamp_val(val / tpc, 0, 0xffff);
  314. } else {
  315. return (val <= 0) ? 0xffff :
  316. clamp_val(90000 * 60 / val, 0, 0xfffe);
  317. }
  318. }
  319. /*
  320. * Fan TPC (tach pulse count)
  321. * Converts a register value to a TPC multiplier or returns 0 if the tachometer
  322. * is configured in legacy (non-tpc) mode
  323. */
  324. static inline int FAN_TPC_FROM_REG(int reg)
  325. {
  326. return (reg & 0x20) ? 0 : 60 >> (reg & 0x03);
  327. }
  328. /*
  329. * Fan type
  330. * The type of a fan is expressed in number of pulses-per-revolution that it
  331. * emits
  332. */
  333. static inline int FAN_TYPE_FROM_REG(int reg)
  334. {
  335. int edge = (reg >> 1) & 0x03;
  336. return (edge > 0) ? 1 << (edge - 1) : 0;
  337. }
  338. static inline int FAN_TYPE_TO_REG(long val, int reg)
  339. {
  340. int edge = (val == 4) ? 3 : val;
  341. return (reg & 0xf9) | (edge << 1);
  342. }
  343. /* Fan max RPM */
  344. static const int FAN_MAX[] = {0x54, 0x38, 0x2a, 0x21, 0x1c, 0x18, 0x15, 0x12,
  345. 0x11, 0x0f, 0x0e};
  346. static int FAN_MAX_FROM_REG(int reg)
  347. {
  348. int i;
  349. for (i = 10; i > 0; i--) {
  350. if (reg == FAN_MAX[i])
  351. break;
  352. }
  353. return 1000 + i * 500;
  354. }
  355. static int FAN_MAX_TO_REG(long val)
  356. {
  357. int i;
  358. for (i = 10; i > 0; i--) {
  359. if (val > (1000 + (i - 1) * 500))
  360. break;
  361. }
  362. return FAN_MAX[i];
  363. }
  364. /*
  365. * PWM enable
  366. * Register to enable mapping:
  367. * 000: 2 fan on zone 1 auto
  368. * 001: 2 fan on zone 2 auto
  369. * 010: 2 fan on zone 3 auto
  370. * 011: 0 fan full on
  371. * 100: -1 fan disabled
  372. * 101: 2 fan on hottest of zones 2,3 auto
  373. * 110: 2 fan on hottest of zones 1,2,3 auto
  374. * 111: 1 fan in manual mode
  375. */
  376. static inline int PWM_EN_FROM_REG(int reg)
  377. {
  378. static const int en[] = {2, 2, 2, 0, -1, 2, 2, 1};
  379. return en[(reg >> 5) & 0x07];
  380. }
  381. static inline int PWM_EN_TO_REG(int val, int reg)
  382. {
  383. int en = (val == 1) ? 7 : 3;
  384. return (reg & 0x1f) | ((en & 0x07) << 5);
  385. }
  386. /*
  387. * PWM auto channels zone
  388. * Register to auto channels zone mapping (ACZ is a bitfield with bit x
  389. * corresponding to zone x+1):
  390. * 000: 001 fan on zone 1 auto
  391. * 001: 010 fan on zone 2 auto
  392. * 010: 100 fan on zone 3 auto
  393. * 011: 000 fan full on
  394. * 100: 000 fan disabled
  395. * 101: 110 fan on hottest of zones 2,3 auto
  396. * 110: 111 fan on hottest of zones 1,2,3 auto
  397. * 111: 000 fan in manual mode
  398. */
  399. static inline int PWM_ACZ_FROM_REG(int reg)
  400. {
  401. static const int acz[] = {1, 2, 4, 0, 0, 6, 7, 0};
  402. return acz[(reg >> 5) & 0x07];
  403. }
  404. static inline int PWM_ACZ_TO_REG(long val, int reg)
  405. {
  406. int acz = (val == 4) ? 2 : val - 1;
  407. return (reg & 0x1f) | ((acz & 0x07) << 5);
  408. }
  409. /* PWM frequency */
  410. static const int PWM_FREQ[] = {11, 15, 22, 29, 35, 44, 59, 88,
  411. 15000, 20000, 30000, 25000, 0, 0, 0, 0};
  412. static inline int PWM_FREQ_FROM_REG(int reg)
  413. {
  414. return PWM_FREQ[reg & 0x0f];
  415. }
  416. static int PWM_FREQ_TO_REG(long val, int reg)
  417. {
  418. int i;
  419. /* the first two cases are special - stupid chip design! */
  420. if (val > 27500) {
  421. i = 10;
  422. } else if (val > 22500) {
  423. i = 11;
  424. } else {
  425. for (i = 9; i > 0; i--) {
  426. if (val > (PWM_FREQ[i] + PWM_FREQ[i - 1] + 1) / 2)
  427. break;
  428. }
  429. }
  430. return (reg & 0xf0) | i;
  431. }
  432. /*
  433. * PWM ramp rate
  434. * Register layout:
  435. * reg[0] = [OFF3, OFF2, OFF1, RES, RR1-E, RR1-2, RR1-1, RR1-0]
  436. * reg[1] = [RR2-E, RR2-2, RR2-1, RR2-0, RR3-E, RR3-2, RR3-1, RR3-0]
  437. */
  438. static const u8 PWM_RR[] = {206, 104, 69, 41, 26, 18, 10, 5};
  439. static inline int PWM_RR_FROM_REG(int reg, int ix)
  440. {
  441. int rr = (ix == 1) ? reg >> 4 : reg;
  442. return (rr & 0x08) ? PWM_RR[rr & 0x07] : 0;
  443. }
  444. static int PWM_RR_TO_REG(long val, int ix, int reg)
  445. {
  446. int i;
  447. for (i = 0; i < 7; i++) {
  448. if (val > (PWM_RR[i] + PWM_RR[i + 1] + 1) / 2)
  449. break;
  450. }
  451. return (ix == 1) ? (reg & 0x8f) | (i << 4) : (reg & 0xf8) | i;
  452. }
  453. /* PWM ramp rate enable */
  454. static inline int PWM_RR_EN_FROM_REG(int reg, int ix)
  455. {
  456. return PWM_RR_FROM_REG(reg, ix) ? 1 : 0;
  457. }
  458. static inline int PWM_RR_EN_TO_REG(long val, int ix, int reg)
  459. {
  460. int en = (ix == 1) ? 0x80 : 0x08;
  461. return val ? reg | en : reg & ~en;
  462. }
  463. /*
  464. * PWM min/off
  465. * The PWM min/off bits are part of the PMW ramp rate register 0 (see above for
  466. * the register layout).
  467. */
  468. static inline int PWM_OFF_FROM_REG(int reg, int ix)
  469. {
  470. return (reg >> (ix + 5)) & 0x01;
  471. }
  472. static inline int PWM_OFF_TO_REG(int val, int ix, int reg)
  473. {
  474. return (reg & ~(1 << (ix + 5))) | ((val & 0x01) << (ix + 5));
  475. }
  476. /* ---------------------------------------------------------------------
  477. * Device I/O access
  478. *
  479. * ISA access is performed through an index/data register pair and needs to
  480. * be protected by a mutex during runtime (not required for initialization).
  481. * We use data->update_lock for this and need to ensure that we acquire it
  482. * before calling dme1737_read or dme1737_write.
  483. * --------------------------------------------------------------------- */
  484. static u8 dme1737_read(const struct dme1737_data *data, u8 reg)
  485. {
  486. struct i2c_client *client = data->client;
  487. s32 val;
  488. if (client) { /* I2C device */
  489. val = i2c_smbus_read_byte_data(client, reg);
  490. if (val < 0) {
  491. dev_warn(&client->dev,
  492. "Read from register 0x%02x failed! %s\n",
  493. reg, DO_REPORT);
  494. }
  495. } else { /* ISA device */
  496. outb(reg, data->addr);
  497. val = inb(data->addr + 1);
  498. }
  499. return val;
  500. }
  501. static s32 dme1737_write(const struct dme1737_data *data, u8 reg, u8 val)
  502. {
  503. struct i2c_client *client = data->client;
  504. s32 res = 0;
  505. if (client) { /* I2C device */
  506. res = i2c_smbus_write_byte_data(client, reg, val);
  507. if (res < 0) {
  508. dev_warn(&client->dev,
  509. "Write to register 0x%02x failed! %s\n",
  510. reg, DO_REPORT);
  511. }
  512. } else { /* ISA device */
  513. outb(reg, data->addr);
  514. outb(val, data->addr + 1);
  515. }
  516. return res;
  517. }
  518. static struct dme1737_data *dme1737_update_device(struct device *dev)
  519. {
  520. struct dme1737_data *data = dev_get_drvdata(dev);
  521. int ix;
  522. u8 lsb[6];
  523. mutex_lock(&data->update_lock);
  524. /* Enable a Vbat monitoring cycle every 10 mins */
  525. if (time_after(jiffies, data->last_vbat + 600 * HZ) || !data->valid) {
  526. dme1737_write(data, DME1737_REG_CONFIG, dme1737_read(data,
  527. DME1737_REG_CONFIG) | 0x10);
  528. data->last_vbat = jiffies;
  529. }
  530. /* Sample register contents every 1 sec */
  531. if (time_after(jiffies, data->last_update + HZ) || !data->valid) {
  532. if (data->has_features & HAS_VID) {
  533. data->vid = dme1737_read(data, DME1737_REG_VID) &
  534. 0x3f;
  535. }
  536. /* In (voltage) registers */
  537. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  538. /*
  539. * Voltage inputs are stored as 16 bit values even
  540. * though they have only 12 bits resolution. This is
  541. * to make it consistent with the temp inputs.
  542. */
  543. if (ix == 7 && !(data->has_features & HAS_IN7))
  544. continue;
  545. data->in[ix] = dme1737_read(data,
  546. DME1737_REG_IN(ix)) << 8;
  547. data->in_min[ix] = dme1737_read(data,
  548. DME1737_REG_IN_MIN(ix));
  549. data->in_max[ix] = dme1737_read(data,
  550. DME1737_REG_IN_MAX(ix));
  551. }
  552. /* Temp registers */
  553. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  554. /*
  555. * Temp inputs are stored as 16 bit values even
  556. * though they have only 12 bits resolution. This is
  557. * to take advantage of implicit conversions between
  558. * register values (2's complement) and temp values
  559. * (signed decimal).
  560. */
  561. data->temp[ix] = dme1737_read(data,
  562. DME1737_REG_TEMP(ix)) << 8;
  563. data->temp_min[ix] = dme1737_read(data,
  564. DME1737_REG_TEMP_MIN(ix));
  565. data->temp_max[ix] = dme1737_read(data,
  566. DME1737_REG_TEMP_MAX(ix));
  567. if (data->has_features & HAS_TEMP_OFFSET) {
  568. data->temp_offset[ix] = dme1737_read(data,
  569. DME1737_REG_TEMP_OFFSET(ix));
  570. }
  571. }
  572. /*
  573. * In and temp LSB registers
  574. * The LSBs are latched when the MSBs are read, so the order in
  575. * which the registers are read (MSB first, then LSB) is
  576. * important!
  577. */
  578. for (ix = 0; ix < ARRAY_SIZE(lsb); ix++) {
  579. if (ix == 5 && !(data->has_features & HAS_IN7))
  580. continue;
  581. lsb[ix] = dme1737_read(data,
  582. DME1737_REG_IN_TEMP_LSB(ix));
  583. }
  584. for (ix = 0; ix < ARRAY_SIZE(data->in); ix++) {
  585. if (ix == 7 && !(data->has_features & HAS_IN7))
  586. continue;
  587. data->in[ix] |= (lsb[DME1737_REG_IN_LSB[ix]] <<
  588. DME1737_REG_IN_LSB_SHL[ix]) & 0xf0;
  589. }
  590. for (ix = 0; ix < ARRAY_SIZE(data->temp); ix++) {
  591. data->temp[ix] |= (lsb[DME1737_REG_TEMP_LSB[ix]] <<
  592. DME1737_REG_TEMP_LSB_SHL[ix]) & 0xf0;
  593. }
  594. /* Fan registers */
  595. for (ix = 0; ix < ARRAY_SIZE(data->fan); ix++) {
  596. /*
  597. * Skip reading registers if optional fans are not
  598. * present
  599. */
  600. if (!(data->has_features & HAS_FAN(ix)))
  601. continue;
  602. data->fan[ix] = dme1737_read(data,
  603. DME1737_REG_FAN(ix));
  604. data->fan[ix] |= dme1737_read(data,
  605. DME1737_REG_FAN(ix) + 1) << 8;
  606. data->fan_min[ix] = dme1737_read(data,
  607. DME1737_REG_FAN_MIN(ix));
  608. data->fan_min[ix] |= dme1737_read(data,
  609. DME1737_REG_FAN_MIN(ix) + 1) << 8;
  610. data->fan_opt[ix] = dme1737_read(data,
  611. DME1737_REG_FAN_OPT(ix));
  612. /* fan_max exists only for fan[5-6] */
  613. if (ix > 3) {
  614. data->fan_max[ix - 4] = dme1737_read(data,
  615. DME1737_REG_FAN_MAX(ix));
  616. }
  617. }
  618. /* PWM registers */
  619. for (ix = 0; ix < ARRAY_SIZE(data->pwm); ix++) {
  620. /*
  621. * Skip reading registers if optional PWMs are not
  622. * present
  623. */
  624. if (!(data->has_features & HAS_PWM(ix)))
  625. continue;
  626. data->pwm[ix] = dme1737_read(data,
  627. DME1737_REG_PWM(ix));
  628. data->pwm_freq[ix] = dme1737_read(data,
  629. DME1737_REG_PWM_FREQ(ix));
  630. /* pwm_config and pwm_min exist only for pwm[1-3] */
  631. if (ix < 3) {
  632. data->pwm_config[ix] = dme1737_read(data,
  633. DME1737_REG_PWM_CONFIG(ix));
  634. data->pwm_min[ix] = dme1737_read(data,
  635. DME1737_REG_PWM_MIN(ix));
  636. }
  637. }
  638. for (ix = 0; ix < ARRAY_SIZE(data->pwm_rr); ix++) {
  639. data->pwm_rr[ix] = dme1737_read(data,
  640. DME1737_REG_PWM_RR(ix));
  641. }
  642. /* Thermal zone registers */
  643. for (ix = 0; ix < ARRAY_SIZE(data->zone_low); ix++) {
  644. /* Skip reading registers if zone3 is not present */
  645. if ((ix == 2) && !(data->has_features & HAS_ZONE3))
  646. continue;
  647. /* sch5127 zone2 registers are special */
  648. if ((ix == 1) && (data->type == sch5127)) {
  649. data->zone_low[1] = dme1737_read(data,
  650. DME1737_REG_ZONE_LOW(2));
  651. data->zone_abs[1] = dme1737_read(data,
  652. DME1737_REG_ZONE_ABS(2));
  653. } else {
  654. data->zone_low[ix] = dme1737_read(data,
  655. DME1737_REG_ZONE_LOW(ix));
  656. data->zone_abs[ix] = dme1737_read(data,
  657. DME1737_REG_ZONE_ABS(ix));
  658. }
  659. }
  660. if (data->has_features & HAS_ZONE_HYST) {
  661. for (ix = 0; ix < ARRAY_SIZE(data->zone_hyst); ix++) {
  662. data->zone_hyst[ix] = dme1737_read(data,
  663. DME1737_REG_ZONE_HYST(ix));
  664. }
  665. }
  666. /* Alarm registers */
  667. data->alarms = dme1737_read(data,
  668. DME1737_REG_ALARM1);
  669. /*
  670. * Bit 7 tells us if the other alarm registers are non-zero and
  671. * therefore also need to be read
  672. */
  673. if (data->alarms & 0x80) {
  674. data->alarms |= dme1737_read(data,
  675. DME1737_REG_ALARM2) << 8;
  676. data->alarms |= dme1737_read(data,
  677. DME1737_REG_ALARM3) << 16;
  678. }
  679. /*
  680. * The ISA chips require explicit clearing of alarm bits.
  681. * Don't worry, an alarm will come back if the condition
  682. * that causes it still exists
  683. */
  684. if (!data->client) {
  685. if (data->alarms & 0xff0000)
  686. dme1737_write(data, DME1737_REG_ALARM3, 0xff);
  687. if (data->alarms & 0xff00)
  688. dme1737_write(data, DME1737_REG_ALARM2, 0xff);
  689. if (data->alarms & 0xff)
  690. dme1737_write(data, DME1737_REG_ALARM1, 0xff);
  691. }
  692. data->last_update = jiffies;
  693. data->valid = 1;
  694. }
  695. mutex_unlock(&data->update_lock);
  696. return data;
  697. }
  698. /* ---------------------------------------------------------------------
  699. * Voltage sysfs attributes
  700. * ix = [0-7]
  701. * --------------------------------------------------------------------- */
  702. #define SYS_IN_INPUT 0
  703. #define SYS_IN_MIN 1
  704. #define SYS_IN_MAX 2
  705. #define SYS_IN_ALARM 3
  706. static ssize_t show_in(struct device *dev, struct device_attribute *attr,
  707. char *buf)
  708. {
  709. struct dme1737_data *data = dme1737_update_device(dev);
  710. struct sensor_device_attribute_2
  711. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  712. int ix = sensor_attr_2->index;
  713. int fn = sensor_attr_2->nr;
  714. int res;
  715. switch (fn) {
  716. case SYS_IN_INPUT:
  717. res = IN_FROM_REG(data->in[ix], data->in_nominal[ix], 16);
  718. break;
  719. case SYS_IN_MIN:
  720. res = IN_FROM_REG(data->in_min[ix], data->in_nominal[ix], 8);
  721. break;
  722. case SYS_IN_MAX:
  723. res = IN_FROM_REG(data->in_max[ix], data->in_nominal[ix], 8);
  724. break;
  725. case SYS_IN_ALARM:
  726. res = (data->alarms >> DME1737_BIT_ALARM_IN[ix]) & 0x01;
  727. break;
  728. default:
  729. res = 0;
  730. dev_dbg(dev, "Unknown function %d.\n", fn);
  731. }
  732. return sprintf(buf, "%d\n", res);
  733. }
  734. static ssize_t set_in(struct device *dev, struct device_attribute *attr,
  735. const char *buf, size_t count)
  736. {
  737. struct dme1737_data *data = dev_get_drvdata(dev);
  738. struct sensor_device_attribute_2
  739. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  740. int ix = sensor_attr_2->index;
  741. int fn = sensor_attr_2->nr;
  742. long val;
  743. int err;
  744. err = kstrtol(buf, 10, &val);
  745. if (err)
  746. return err;
  747. mutex_lock(&data->update_lock);
  748. switch (fn) {
  749. case SYS_IN_MIN:
  750. data->in_min[ix] = IN_TO_REG(val, data->in_nominal[ix]);
  751. dme1737_write(data, DME1737_REG_IN_MIN(ix),
  752. data->in_min[ix]);
  753. break;
  754. case SYS_IN_MAX:
  755. data->in_max[ix] = IN_TO_REG(val, data->in_nominal[ix]);
  756. dme1737_write(data, DME1737_REG_IN_MAX(ix),
  757. data->in_max[ix]);
  758. break;
  759. default:
  760. dev_dbg(dev, "Unknown function %d.\n", fn);
  761. }
  762. mutex_unlock(&data->update_lock);
  763. return count;
  764. }
  765. /* ---------------------------------------------------------------------
  766. * Temperature sysfs attributes
  767. * ix = [0-2]
  768. * --------------------------------------------------------------------- */
  769. #define SYS_TEMP_INPUT 0
  770. #define SYS_TEMP_MIN 1
  771. #define SYS_TEMP_MAX 2
  772. #define SYS_TEMP_OFFSET 3
  773. #define SYS_TEMP_ALARM 4
  774. #define SYS_TEMP_FAULT 5
  775. static ssize_t show_temp(struct device *dev, struct device_attribute *attr,
  776. char *buf)
  777. {
  778. struct dme1737_data *data = dme1737_update_device(dev);
  779. struct sensor_device_attribute_2
  780. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  781. int ix = sensor_attr_2->index;
  782. int fn = sensor_attr_2->nr;
  783. int res;
  784. switch (fn) {
  785. case SYS_TEMP_INPUT:
  786. res = TEMP_FROM_REG(data->temp[ix], 16);
  787. break;
  788. case SYS_TEMP_MIN:
  789. res = TEMP_FROM_REG(data->temp_min[ix], 8);
  790. break;
  791. case SYS_TEMP_MAX:
  792. res = TEMP_FROM_REG(data->temp_max[ix], 8);
  793. break;
  794. case SYS_TEMP_OFFSET:
  795. res = TEMP_FROM_REG(data->temp_offset[ix], 8);
  796. break;
  797. case SYS_TEMP_ALARM:
  798. res = (data->alarms >> DME1737_BIT_ALARM_TEMP[ix]) & 0x01;
  799. break;
  800. case SYS_TEMP_FAULT:
  801. res = (((u16)data->temp[ix] & 0xff00) == 0x8000);
  802. break;
  803. default:
  804. res = 0;
  805. dev_dbg(dev, "Unknown function %d.\n", fn);
  806. }
  807. return sprintf(buf, "%d\n", res);
  808. }
  809. static ssize_t set_temp(struct device *dev, struct device_attribute *attr,
  810. const char *buf, size_t count)
  811. {
  812. struct dme1737_data *data = dev_get_drvdata(dev);
  813. struct sensor_device_attribute_2
  814. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  815. int ix = sensor_attr_2->index;
  816. int fn = sensor_attr_2->nr;
  817. long val;
  818. int err;
  819. err = kstrtol(buf, 10, &val);
  820. if (err)
  821. return err;
  822. mutex_lock(&data->update_lock);
  823. switch (fn) {
  824. case SYS_TEMP_MIN:
  825. data->temp_min[ix] = TEMP_TO_REG(val);
  826. dme1737_write(data, DME1737_REG_TEMP_MIN(ix),
  827. data->temp_min[ix]);
  828. break;
  829. case SYS_TEMP_MAX:
  830. data->temp_max[ix] = TEMP_TO_REG(val);
  831. dme1737_write(data, DME1737_REG_TEMP_MAX(ix),
  832. data->temp_max[ix]);
  833. break;
  834. case SYS_TEMP_OFFSET:
  835. data->temp_offset[ix] = TEMP_TO_REG(val);
  836. dme1737_write(data, DME1737_REG_TEMP_OFFSET(ix),
  837. data->temp_offset[ix]);
  838. break;
  839. default:
  840. dev_dbg(dev, "Unknown function %d.\n", fn);
  841. }
  842. mutex_unlock(&data->update_lock);
  843. return count;
  844. }
  845. /* ---------------------------------------------------------------------
  846. * Zone sysfs attributes
  847. * ix = [0-2]
  848. * --------------------------------------------------------------------- */
  849. #define SYS_ZONE_AUTO_CHANNELS_TEMP 0
  850. #define SYS_ZONE_AUTO_POINT1_TEMP_HYST 1
  851. #define SYS_ZONE_AUTO_POINT1_TEMP 2
  852. #define SYS_ZONE_AUTO_POINT2_TEMP 3
  853. #define SYS_ZONE_AUTO_POINT3_TEMP 4
  854. static ssize_t show_zone(struct device *dev, struct device_attribute *attr,
  855. char *buf)
  856. {
  857. struct dme1737_data *data = dme1737_update_device(dev);
  858. struct sensor_device_attribute_2
  859. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  860. int ix = sensor_attr_2->index;
  861. int fn = sensor_attr_2->nr;
  862. int res;
  863. switch (fn) {
  864. case SYS_ZONE_AUTO_CHANNELS_TEMP:
  865. /* check config2 for non-standard temp-to-zone mapping */
  866. if ((ix == 1) && (data->config2 & 0x02))
  867. res = 4;
  868. else
  869. res = 1 << ix;
  870. break;
  871. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  872. res = TEMP_FROM_REG(data->zone_low[ix], 8) -
  873. TEMP_HYST_FROM_REG(data->zone_hyst[ix == 2], ix);
  874. break;
  875. case SYS_ZONE_AUTO_POINT1_TEMP:
  876. res = TEMP_FROM_REG(data->zone_low[ix], 8);
  877. break;
  878. case SYS_ZONE_AUTO_POINT2_TEMP:
  879. /* pwm_freq holds the temp range bits in the upper nibble */
  880. res = TEMP_FROM_REG(data->zone_low[ix], 8) +
  881. TEMP_RANGE_FROM_REG(data->pwm_freq[ix]);
  882. break;
  883. case SYS_ZONE_AUTO_POINT3_TEMP:
  884. res = TEMP_FROM_REG(data->zone_abs[ix], 8);
  885. break;
  886. default:
  887. res = 0;
  888. dev_dbg(dev, "Unknown function %d.\n", fn);
  889. }
  890. return sprintf(buf, "%d\n", res);
  891. }
  892. static ssize_t set_zone(struct device *dev, struct device_attribute *attr,
  893. const char *buf, size_t count)
  894. {
  895. struct dme1737_data *data = dev_get_drvdata(dev);
  896. struct sensor_device_attribute_2
  897. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  898. int ix = sensor_attr_2->index;
  899. int fn = sensor_attr_2->nr;
  900. long val;
  901. int temp;
  902. int err;
  903. u8 reg;
  904. err = kstrtol(buf, 10, &val);
  905. if (err)
  906. return err;
  907. mutex_lock(&data->update_lock);
  908. switch (fn) {
  909. case SYS_ZONE_AUTO_POINT1_TEMP_HYST:
  910. /* Refresh the cache */
  911. data->zone_low[ix] = dme1737_read(data,
  912. DME1737_REG_ZONE_LOW(ix));
  913. /* Modify the temp hyst value */
  914. temp = TEMP_FROM_REG(data->zone_low[ix], 8);
  915. reg = dme1737_read(data, DME1737_REG_ZONE_HYST(ix == 2));
  916. data->zone_hyst[ix == 2] = TEMP_HYST_TO_REG(temp, val, ix, reg);
  917. dme1737_write(data, DME1737_REG_ZONE_HYST(ix == 2),
  918. data->zone_hyst[ix == 2]);
  919. break;
  920. case SYS_ZONE_AUTO_POINT1_TEMP:
  921. data->zone_low[ix] = TEMP_TO_REG(val);
  922. dme1737_write(data, DME1737_REG_ZONE_LOW(ix),
  923. data->zone_low[ix]);
  924. break;
  925. case SYS_ZONE_AUTO_POINT2_TEMP:
  926. /* Refresh the cache */
  927. data->zone_low[ix] = dme1737_read(data,
  928. DME1737_REG_ZONE_LOW(ix));
  929. /*
  930. * Modify the temp range value (which is stored in the upper
  931. * nibble of the pwm_freq register)
  932. */
  933. temp = TEMP_FROM_REG(data->zone_low[ix], 8);
  934. val = clamp_val(val, temp, temp + 80000);
  935. reg = dme1737_read(data, DME1737_REG_PWM_FREQ(ix));
  936. data->pwm_freq[ix] = TEMP_RANGE_TO_REG(val - temp, reg);
  937. dme1737_write(data, DME1737_REG_PWM_FREQ(ix),
  938. data->pwm_freq[ix]);
  939. break;
  940. case SYS_ZONE_AUTO_POINT3_TEMP:
  941. data->zone_abs[ix] = TEMP_TO_REG(val);
  942. dme1737_write(data, DME1737_REG_ZONE_ABS(ix),
  943. data->zone_abs[ix]);
  944. break;
  945. default:
  946. dev_dbg(dev, "Unknown function %d.\n", fn);
  947. }
  948. mutex_unlock(&data->update_lock);
  949. return count;
  950. }
  951. /* ---------------------------------------------------------------------
  952. * Fan sysfs attributes
  953. * ix = [0-5]
  954. * --------------------------------------------------------------------- */
  955. #define SYS_FAN_INPUT 0
  956. #define SYS_FAN_MIN 1
  957. #define SYS_FAN_MAX 2
  958. #define SYS_FAN_ALARM 3
  959. #define SYS_FAN_TYPE 4
  960. static ssize_t show_fan(struct device *dev, struct device_attribute *attr,
  961. char *buf)
  962. {
  963. struct dme1737_data *data = dme1737_update_device(dev);
  964. struct sensor_device_attribute_2
  965. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  966. int ix = sensor_attr_2->index;
  967. int fn = sensor_attr_2->nr;
  968. int res;
  969. switch (fn) {
  970. case SYS_FAN_INPUT:
  971. res = FAN_FROM_REG(data->fan[ix],
  972. ix < 4 ? 0 :
  973. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  974. break;
  975. case SYS_FAN_MIN:
  976. res = FAN_FROM_REG(data->fan_min[ix],
  977. ix < 4 ? 0 :
  978. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  979. break;
  980. case SYS_FAN_MAX:
  981. /* only valid for fan[5-6] */
  982. res = FAN_MAX_FROM_REG(data->fan_max[ix - 4]);
  983. break;
  984. case SYS_FAN_ALARM:
  985. res = (data->alarms >> DME1737_BIT_ALARM_FAN[ix]) & 0x01;
  986. break;
  987. case SYS_FAN_TYPE:
  988. /* only valid for fan[1-4] */
  989. res = FAN_TYPE_FROM_REG(data->fan_opt[ix]);
  990. break;
  991. default:
  992. res = 0;
  993. dev_dbg(dev, "Unknown function %d.\n", fn);
  994. }
  995. return sprintf(buf, "%d\n", res);
  996. }
  997. static ssize_t set_fan(struct device *dev, struct device_attribute *attr,
  998. const char *buf, size_t count)
  999. {
  1000. struct dme1737_data *data = dev_get_drvdata(dev);
  1001. struct sensor_device_attribute_2
  1002. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  1003. int ix = sensor_attr_2->index;
  1004. int fn = sensor_attr_2->nr;
  1005. long val;
  1006. int err;
  1007. err = kstrtol(buf, 10, &val);
  1008. if (err)
  1009. return err;
  1010. mutex_lock(&data->update_lock);
  1011. switch (fn) {
  1012. case SYS_FAN_MIN:
  1013. if (ix < 4) {
  1014. data->fan_min[ix] = FAN_TO_REG(val, 0);
  1015. } else {
  1016. /* Refresh the cache */
  1017. data->fan_opt[ix] = dme1737_read(data,
  1018. DME1737_REG_FAN_OPT(ix));
  1019. /* Modify the fan min value */
  1020. data->fan_min[ix] = FAN_TO_REG(val,
  1021. FAN_TPC_FROM_REG(data->fan_opt[ix]));
  1022. }
  1023. dme1737_write(data, DME1737_REG_FAN_MIN(ix),
  1024. data->fan_min[ix] & 0xff);
  1025. dme1737_write(data, DME1737_REG_FAN_MIN(ix) + 1,
  1026. data->fan_min[ix] >> 8);
  1027. break;
  1028. case SYS_FAN_MAX:
  1029. /* Only valid for fan[5-6] */
  1030. data->fan_max[ix - 4] = FAN_MAX_TO_REG(val);
  1031. dme1737_write(data, DME1737_REG_FAN_MAX(ix),
  1032. data->fan_max[ix - 4]);
  1033. break;
  1034. case SYS_FAN_TYPE:
  1035. /* Only valid for fan[1-4] */
  1036. if (!(val == 1 || val == 2 || val == 4)) {
  1037. count = -EINVAL;
  1038. dev_warn(dev,
  1039. "Fan type value %ld not supported. Choose one of 1, 2, or 4.\n",
  1040. val);
  1041. goto exit;
  1042. }
  1043. data->fan_opt[ix] = FAN_TYPE_TO_REG(val, dme1737_read(data,
  1044. DME1737_REG_FAN_OPT(ix)));
  1045. dme1737_write(data, DME1737_REG_FAN_OPT(ix),
  1046. data->fan_opt[ix]);
  1047. break;
  1048. default:
  1049. dev_dbg(dev, "Unknown function %d.\n", fn);
  1050. }
  1051. exit:
  1052. mutex_unlock(&data->update_lock);
  1053. return count;
  1054. }
  1055. /* ---------------------------------------------------------------------
  1056. * PWM sysfs attributes
  1057. * ix = [0-4]
  1058. * --------------------------------------------------------------------- */
  1059. #define SYS_PWM 0
  1060. #define SYS_PWM_FREQ 1
  1061. #define SYS_PWM_ENABLE 2
  1062. #define SYS_PWM_RAMP_RATE 3
  1063. #define SYS_PWM_AUTO_CHANNELS_ZONE 4
  1064. #define SYS_PWM_AUTO_PWM_MIN 5
  1065. #define SYS_PWM_AUTO_POINT1_PWM 6
  1066. #define SYS_PWM_AUTO_POINT2_PWM 7
  1067. static ssize_t show_pwm(struct device *dev, struct device_attribute *attr,
  1068. char *buf)
  1069. {
  1070. struct dme1737_data *data = dme1737_update_device(dev);
  1071. struct sensor_device_attribute_2
  1072. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  1073. int ix = sensor_attr_2->index;
  1074. int fn = sensor_attr_2->nr;
  1075. int res;
  1076. switch (fn) {
  1077. case SYS_PWM:
  1078. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 0)
  1079. res = 255;
  1080. else
  1081. res = data->pwm[ix];
  1082. break;
  1083. case SYS_PWM_FREQ:
  1084. res = PWM_FREQ_FROM_REG(data->pwm_freq[ix]);
  1085. break;
  1086. case SYS_PWM_ENABLE:
  1087. if (ix >= 3)
  1088. res = 1; /* pwm[5-6] hard-wired to manual mode */
  1089. else
  1090. res = PWM_EN_FROM_REG(data->pwm_config[ix]);
  1091. break;
  1092. case SYS_PWM_RAMP_RATE:
  1093. /* Only valid for pwm[1-3] */
  1094. res = PWM_RR_FROM_REG(data->pwm_rr[ix > 0], ix);
  1095. break;
  1096. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1097. /* Only valid for pwm[1-3] */
  1098. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2)
  1099. res = PWM_ACZ_FROM_REG(data->pwm_config[ix]);
  1100. else
  1101. res = data->pwm_acz[ix];
  1102. break;
  1103. case SYS_PWM_AUTO_PWM_MIN:
  1104. /* Only valid for pwm[1-3] */
  1105. if (PWM_OFF_FROM_REG(data->pwm_rr[0], ix))
  1106. res = data->pwm_min[ix];
  1107. else
  1108. res = 0;
  1109. break;
  1110. case SYS_PWM_AUTO_POINT1_PWM:
  1111. /* Only valid for pwm[1-3] */
  1112. res = data->pwm_min[ix];
  1113. break;
  1114. case SYS_PWM_AUTO_POINT2_PWM:
  1115. /* Only valid for pwm[1-3] */
  1116. res = 255; /* hard-wired */
  1117. break;
  1118. default:
  1119. res = 0;
  1120. dev_dbg(dev, "Unknown function %d.\n", fn);
  1121. }
  1122. return sprintf(buf, "%d\n", res);
  1123. }
  1124. static struct attribute *dme1737_pwm_chmod_attr[];
  1125. static void dme1737_chmod_file(struct device*, struct attribute*, umode_t);
  1126. static ssize_t set_pwm(struct device *dev, struct device_attribute *attr,
  1127. const char *buf, size_t count)
  1128. {
  1129. struct dme1737_data *data = dev_get_drvdata(dev);
  1130. struct sensor_device_attribute_2
  1131. *sensor_attr_2 = to_sensor_dev_attr_2(attr);
  1132. int ix = sensor_attr_2->index;
  1133. int fn = sensor_attr_2->nr;
  1134. long val;
  1135. int err;
  1136. err = kstrtol(buf, 10, &val);
  1137. if (err)
  1138. return err;
  1139. mutex_lock(&data->update_lock);
  1140. switch (fn) {
  1141. case SYS_PWM:
  1142. data->pwm[ix] = clamp_val(val, 0, 255);
  1143. dme1737_write(data, DME1737_REG_PWM(ix), data->pwm[ix]);
  1144. break;
  1145. case SYS_PWM_FREQ:
  1146. data->pwm_freq[ix] = PWM_FREQ_TO_REG(val, dme1737_read(data,
  1147. DME1737_REG_PWM_FREQ(ix)));
  1148. dme1737_write(data, DME1737_REG_PWM_FREQ(ix),
  1149. data->pwm_freq[ix]);
  1150. break;
  1151. case SYS_PWM_ENABLE:
  1152. /* Only valid for pwm[1-3] */
  1153. if (val < 0 || val > 2) {
  1154. count = -EINVAL;
  1155. dev_warn(dev,
  1156. "PWM enable %ld not supported. Choose one of 0, 1, or 2.\n",
  1157. val);
  1158. goto exit;
  1159. }
  1160. /* Refresh the cache */
  1161. data->pwm_config[ix] = dme1737_read(data,
  1162. DME1737_REG_PWM_CONFIG(ix));
  1163. if (val == PWM_EN_FROM_REG(data->pwm_config[ix])) {
  1164. /* Bail out if no change */
  1165. goto exit;
  1166. }
  1167. /* Do some housekeeping if we are currently in auto mode */
  1168. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1169. /* Save the current zone channel assignment */
  1170. data->pwm_acz[ix] = PWM_ACZ_FROM_REG(
  1171. data->pwm_config[ix]);
  1172. /* Save the current ramp rate state and disable it */
  1173. data->pwm_rr[ix > 0] = dme1737_read(data,
  1174. DME1737_REG_PWM_RR(ix > 0));
  1175. data->pwm_rr_en &= ~(1 << ix);
  1176. if (PWM_RR_EN_FROM_REG(data->pwm_rr[ix > 0], ix)) {
  1177. data->pwm_rr_en |= (1 << ix);
  1178. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(0, ix,
  1179. data->pwm_rr[ix > 0]);
  1180. dme1737_write(data,
  1181. DME1737_REG_PWM_RR(ix > 0),
  1182. data->pwm_rr[ix > 0]);
  1183. }
  1184. }
  1185. /* Set the new PWM mode */
  1186. switch (val) {
  1187. case 0:
  1188. /* Change permissions of pwm[ix] to read-only */
  1189. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1190. S_IRUGO);
  1191. /* Turn fan fully on */
  1192. data->pwm_config[ix] = PWM_EN_TO_REG(0,
  1193. data->pwm_config[ix]);
  1194. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1195. data->pwm_config[ix]);
  1196. break;
  1197. case 1:
  1198. /* Turn on manual mode */
  1199. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  1200. data->pwm_config[ix]);
  1201. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1202. data->pwm_config[ix]);
  1203. /* Change permissions of pwm[ix] to read-writeable */
  1204. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1205. S_IRUGO | S_IWUSR);
  1206. break;
  1207. case 2:
  1208. /* Change permissions of pwm[ix] to read-only */
  1209. dme1737_chmod_file(dev, dme1737_pwm_chmod_attr[ix],
  1210. S_IRUGO);
  1211. /*
  1212. * Turn on auto mode using the saved zone channel
  1213. * assignment
  1214. */
  1215. data->pwm_config[ix] = PWM_ACZ_TO_REG(
  1216. data->pwm_acz[ix],
  1217. data->pwm_config[ix]);
  1218. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1219. data->pwm_config[ix]);
  1220. /* Enable PWM ramp rate if previously enabled */
  1221. if (data->pwm_rr_en & (1 << ix)) {
  1222. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(1, ix,
  1223. dme1737_read(data,
  1224. DME1737_REG_PWM_RR(ix > 0)));
  1225. dme1737_write(data,
  1226. DME1737_REG_PWM_RR(ix > 0),
  1227. data->pwm_rr[ix > 0]);
  1228. }
  1229. break;
  1230. }
  1231. break;
  1232. case SYS_PWM_RAMP_RATE:
  1233. /* Only valid for pwm[1-3] */
  1234. /* Refresh the cache */
  1235. data->pwm_config[ix] = dme1737_read(data,
  1236. DME1737_REG_PWM_CONFIG(ix));
  1237. data->pwm_rr[ix > 0] = dme1737_read(data,
  1238. DME1737_REG_PWM_RR(ix > 0));
  1239. /* Set the ramp rate value */
  1240. if (val > 0) {
  1241. data->pwm_rr[ix > 0] = PWM_RR_TO_REG(val, ix,
  1242. data->pwm_rr[ix > 0]);
  1243. }
  1244. /*
  1245. * Enable/disable the feature only if the associated PWM
  1246. * output is in automatic mode.
  1247. */
  1248. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1249. data->pwm_rr[ix > 0] = PWM_RR_EN_TO_REG(val > 0, ix,
  1250. data->pwm_rr[ix > 0]);
  1251. }
  1252. dme1737_write(data, DME1737_REG_PWM_RR(ix > 0),
  1253. data->pwm_rr[ix > 0]);
  1254. break;
  1255. case SYS_PWM_AUTO_CHANNELS_ZONE:
  1256. /* Only valid for pwm[1-3] */
  1257. if (!(val == 1 || val == 2 || val == 4 ||
  1258. val == 6 || val == 7)) {
  1259. count = -EINVAL;
  1260. dev_warn(dev,
  1261. "PWM auto channels zone %ld not supported. Choose one of 1, 2, 4, 6, "
  1262. "or 7.\n", val);
  1263. goto exit;
  1264. }
  1265. /* Refresh the cache */
  1266. data->pwm_config[ix] = dme1737_read(data,
  1267. DME1737_REG_PWM_CONFIG(ix));
  1268. if (PWM_EN_FROM_REG(data->pwm_config[ix]) == 2) {
  1269. /*
  1270. * PWM is already in auto mode so update the temp
  1271. * channel assignment
  1272. */
  1273. data->pwm_config[ix] = PWM_ACZ_TO_REG(val,
  1274. data->pwm_config[ix]);
  1275. dme1737_write(data, DME1737_REG_PWM_CONFIG(ix),
  1276. data->pwm_config[ix]);
  1277. } else {
  1278. /*
  1279. * PWM is not in auto mode so we save the temp
  1280. * channel assignment for later use
  1281. */
  1282. data->pwm_acz[ix] = val;
  1283. }
  1284. break;
  1285. case SYS_PWM_AUTO_PWM_MIN:
  1286. /* Only valid for pwm[1-3] */
  1287. /* Refresh the cache */
  1288. data->pwm_min[ix] = dme1737_read(data,
  1289. DME1737_REG_PWM_MIN(ix));
  1290. /*
  1291. * There are only 2 values supported for the auto_pwm_min
  1292. * value: 0 or auto_point1_pwm. So if the temperature drops
  1293. * below the auto_point1_temp_hyst value, the fan either turns
  1294. * off or runs at auto_point1_pwm duty-cycle.
  1295. */
  1296. if (val > ((data->pwm_min[ix] + 1) / 2)) {
  1297. data->pwm_rr[0] = PWM_OFF_TO_REG(1, ix,
  1298. dme1737_read(data,
  1299. DME1737_REG_PWM_RR(0)));
  1300. } else {
  1301. data->pwm_rr[0] = PWM_OFF_TO_REG(0, ix,
  1302. dme1737_read(data,
  1303. DME1737_REG_PWM_RR(0)));
  1304. }
  1305. dme1737_write(data, DME1737_REG_PWM_RR(0),
  1306. data->pwm_rr[0]);
  1307. break;
  1308. case SYS_PWM_AUTO_POINT1_PWM:
  1309. /* Only valid for pwm[1-3] */
  1310. data->pwm_min[ix] = clamp_val(val, 0, 255);
  1311. dme1737_write(data, DME1737_REG_PWM_MIN(ix),
  1312. data->pwm_min[ix]);
  1313. break;
  1314. default:
  1315. dev_dbg(dev, "Unknown function %d.\n", fn);
  1316. }
  1317. exit:
  1318. mutex_unlock(&data->update_lock);
  1319. return count;
  1320. }
  1321. /* ---------------------------------------------------------------------
  1322. * Miscellaneous sysfs attributes
  1323. * --------------------------------------------------------------------- */
  1324. static ssize_t vrm_show(struct device *dev, struct device_attribute *attr,
  1325. char *buf)
  1326. {
  1327. struct i2c_client *client = to_i2c_client(dev);
  1328. struct dme1737_data *data = i2c_get_clientdata(client);
  1329. return sprintf(buf, "%d\n", data->vrm);
  1330. }
  1331. static ssize_t vrm_store(struct device *dev, struct device_attribute *attr,
  1332. const char *buf, size_t count)
  1333. {
  1334. struct dme1737_data *data = dev_get_drvdata(dev);
  1335. unsigned long val;
  1336. int err;
  1337. err = kstrtoul(buf, 10, &val);
  1338. if (err)
  1339. return err;
  1340. if (val > 255)
  1341. return -EINVAL;
  1342. data->vrm = val;
  1343. return count;
  1344. }
  1345. static ssize_t cpu0_vid_show(struct device *dev,
  1346. struct device_attribute *attr, char *buf)
  1347. {
  1348. struct dme1737_data *data = dme1737_update_device(dev);
  1349. return sprintf(buf, "%d\n", vid_from_reg(data->vid, data->vrm));
  1350. }
  1351. static ssize_t name_show(struct device *dev, struct device_attribute *attr,
  1352. char *buf)
  1353. {
  1354. struct dme1737_data *data = dev_get_drvdata(dev);
  1355. return sprintf(buf, "%s\n", data->name);
  1356. }
  1357. /* ---------------------------------------------------------------------
  1358. * Sysfs device attribute defines and structs
  1359. * --------------------------------------------------------------------- */
  1360. /* Voltages 0-7 */
  1361. #define SENSOR_DEVICE_ATTR_IN(ix) \
  1362. static SENSOR_DEVICE_ATTR_2(in##ix##_input, S_IRUGO, \
  1363. show_in, NULL, SYS_IN_INPUT, ix); \
  1364. static SENSOR_DEVICE_ATTR_2(in##ix##_min, S_IRUGO | S_IWUSR, \
  1365. show_in, set_in, SYS_IN_MIN, ix); \
  1366. static SENSOR_DEVICE_ATTR_2(in##ix##_max, S_IRUGO | S_IWUSR, \
  1367. show_in, set_in, SYS_IN_MAX, ix); \
  1368. static SENSOR_DEVICE_ATTR_2(in##ix##_alarm, S_IRUGO, \
  1369. show_in, NULL, SYS_IN_ALARM, ix)
  1370. SENSOR_DEVICE_ATTR_IN(0);
  1371. SENSOR_DEVICE_ATTR_IN(1);
  1372. SENSOR_DEVICE_ATTR_IN(2);
  1373. SENSOR_DEVICE_ATTR_IN(3);
  1374. SENSOR_DEVICE_ATTR_IN(4);
  1375. SENSOR_DEVICE_ATTR_IN(5);
  1376. SENSOR_DEVICE_ATTR_IN(6);
  1377. SENSOR_DEVICE_ATTR_IN(7);
  1378. /* Temperatures 1-3 */
  1379. #define SENSOR_DEVICE_ATTR_TEMP(ix) \
  1380. static SENSOR_DEVICE_ATTR_2(temp##ix##_input, S_IRUGO, \
  1381. show_temp, NULL, SYS_TEMP_INPUT, ix-1); \
  1382. static SENSOR_DEVICE_ATTR_2(temp##ix##_min, S_IRUGO | S_IWUSR, \
  1383. show_temp, set_temp, SYS_TEMP_MIN, ix-1); \
  1384. static SENSOR_DEVICE_ATTR_2(temp##ix##_max, S_IRUGO | S_IWUSR, \
  1385. show_temp, set_temp, SYS_TEMP_MAX, ix-1); \
  1386. static SENSOR_DEVICE_ATTR_2(temp##ix##_offset, S_IRUGO, \
  1387. show_temp, set_temp, SYS_TEMP_OFFSET, ix-1); \
  1388. static SENSOR_DEVICE_ATTR_2(temp##ix##_alarm, S_IRUGO, \
  1389. show_temp, NULL, SYS_TEMP_ALARM, ix-1); \
  1390. static SENSOR_DEVICE_ATTR_2(temp##ix##_fault, S_IRUGO, \
  1391. show_temp, NULL, SYS_TEMP_FAULT, ix-1)
  1392. SENSOR_DEVICE_ATTR_TEMP(1);
  1393. SENSOR_DEVICE_ATTR_TEMP(2);
  1394. SENSOR_DEVICE_ATTR_TEMP(3);
  1395. /* Zones 1-3 */
  1396. #define SENSOR_DEVICE_ATTR_ZONE(ix) \
  1397. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_channels_temp, S_IRUGO, \
  1398. show_zone, NULL, SYS_ZONE_AUTO_CHANNELS_TEMP, ix-1); \
  1399. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp_hyst, S_IRUGO, \
  1400. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP_HYST, ix-1); \
  1401. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point1_temp, S_IRUGO, \
  1402. show_zone, set_zone, SYS_ZONE_AUTO_POINT1_TEMP, ix-1); \
  1403. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point2_temp, S_IRUGO, \
  1404. show_zone, set_zone, SYS_ZONE_AUTO_POINT2_TEMP, ix-1); \
  1405. static SENSOR_DEVICE_ATTR_2(zone##ix##_auto_point3_temp, S_IRUGO, \
  1406. show_zone, set_zone, SYS_ZONE_AUTO_POINT3_TEMP, ix-1)
  1407. SENSOR_DEVICE_ATTR_ZONE(1);
  1408. SENSOR_DEVICE_ATTR_ZONE(2);
  1409. SENSOR_DEVICE_ATTR_ZONE(3);
  1410. /* Fans 1-4 */
  1411. #define SENSOR_DEVICE_ATTR_FAN_1TO4(ix) \
  1412. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1413. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1414. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1415. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1416. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1417. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1418. static SENSOR_DEVICE_ATTR_2(fan##ix##_type, S_IRUGO | S_IWUSR, \
  1419. show_fan, set_fan, SYS_FAN_TYPE, ix-1)
  1420. SENSOR_DEVICE_ATTR_FAN_1TO4(1);
  1421. SENSOR_DEVICE_ATTR_FAN_1TO4(2);
  1422. SENSOR_DEVICE_ATTR_FAN_1TO4(3);
  1423. SENSOR_DEVICE_ATTR_FAN_1TO4(4);
  1424. /* Fans 5-6 */
  1425. #define SENSOR_DEVICE_ATTR_FAN_5TO6(ix) \
  1426. static SENSOR_DEVICE_ATTR_2(fan##ix##_input, S_IRUGO, \
  1427. show_fan, NULL, SYS_FAN_INPUT, ix-1); \
  1428. static SENSOR_DEVICE_ATTR_2(fan##ix##_min, S_IRUGO | S_IWUSR, \
  1429. show_fan, set_fan, SYS_FAN_MIN, ix-1); \
  1430. static SENSOR_DEVICE_ATTR_2(fan##ix##_alarm, S_IRUGO, \
  1431. show_fan, NULL, SYS_FAN_ALARM, ix-1); \
  1432. static SENSOR_DEVICE_ATTR_2(fan##ix##_max, S_IRUGO | S_IWUSR, \
  1433. show_fan, set_fan, SYS_FAN_MAX, ix-1)
  1434. SENSOR_DEVICE_ATTR_FAN_5TO6(5);
  1435. SENSOR_DEVICE_ATTR_FAN_5TO6(6);
  1436. /* PWMs 1-3 */
  1437. #define SENSOR_DEVICE_ATTR_PWM_1TO3(ix) \
  1438. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1439. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1440. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1441. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1442. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1443. show_pwm, set_pwm, SYS_PWM_ENABLE, ix-1); \
  1444. static SENSOR_DEVICE_ATTR_2(pwm##ix##_ramp_rate, S_IRUGO, \
  1445. show_pwm, set_pwm, SYS_PWM_RAMP_RATE, ix-1); \
  1446. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_channels_zone, S_IRUGO, \
  1447. show_pwm, set_pwm, SYS_PWM_AUTO_CHANNELS_ZONE, ix-1); \
  1448. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_pwm_min, S_IRUGO, \
  1449. show_pwm, set_pwm, SYS_PWM_AUTO_PWM_MIN, ix-1); \
  1450. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point1_pwm, S_IRUGO, \
  1451. show_pwm, set_pwm, SYS_PWM_AUTO_POINT1_PWM, ix-1); \
  1452. static SENSOR_DEVICE_ATTR_2(pwm##ix##_auto_point2_pwm, S_IRUGO, \
  1453. show_pwm, NULL, SYS_PWM_AUTO_POINT2_PWM, ix-1)
  1454. SENSOR_DEVICE_ATTR_PWM_1TO3(1);
  1455. SENSOR_DEVICE_ATTR_PWM_1TO3(2);
  1456. SENSOR_DEVICE_ATTR_PWM_1TO3(3);
  1457. /* PWMs 5-6 */
  1458. #define SENSOR_DEVICE_ATTR_PWM_5TO6(ix) \
  1459. static SENSOR_DEVICE_ATTR_2(pwm##ix, S_IRUGO, \
  1460. show_pwm, set_pwm, SYS_PWM, ix-1); \
  1461. static SENSOR_DEVICE_ATTR_2(pwm##ix##_freq, S_IRUGO, \
  1462. show_pwm, set_pwm, SYS_PWM_FREQ, ix-1); \
  1463. static SENSOR_DEVICE_ATTR_2(pwm##ix##_enable, S_IRUGO, \
  1464. show_pwm, NULL, SYS_PWM_ENABLE, ix-1)
  1465. SENSOR_DEVICE_ATTR_PWM_5TO6(5);
  1466. SENSOR_DEVICE_ATTR_PWM_5TO6(6);
  1467. /* Misc */
  1468. static DEVICE_ATTR_RW(vrm);
  1469. static DEVICE_ATTR_RO(cpu0_vid);
  1470. static DEVICE_ATTR_RO(name); /* for ISA devices */
  1471. /*
  1472. * This struct holds all the attributes that are always present and need to be
  1473. * created unconditionally. The attributes that need modification of their
  1474. * permissions are created read-only and write permissions are added or removed
  1475. * on the fly when required
  1476. */
  1477. static struct attribute *dme1737_attr[] = {
  1478. /* Voltages */
  1479. &sensor_dev_attr_in0_input.dev_attr.attr,
  1480. &sensor_dev_attr_in0_min.dev_attr.attr,
  1481. &sensor_dev_attr_in0_max.dev_attr.attr,
  1482. &sensor_dev_attr_in0_alarm.dev_attr.attr,
  1483. &sensor_dev_attr_in1_input.dev_attr.attr,
  1484. &sensor_dev_attr_in1_min.dev_attr.attr,
  1485. &sensor_dev_attr_in1_max.dev_attr.attr,
  1486. &sensor_dev_attr_in1_alarm.dev_attr.attr,
  1487. &sensor_dev_attr_in2_input.dev_attr.attr,
  1488. &sensor_dev_attr_in2_min.dev_attr.attr,
  1489. &sensor_dev_attr_in2_max.dev_attr.attr,
  1490. &sensor_dev_attr_in2_alarm.dev_attr.attr,
  1491. &sensor_dev_attr_in3_input.dev_attr.attr,
  1492. &sensor_dev_attr_in3_min.dev_attr.attr,
  1493. &sensor_dev_attr_in3_max.dev_attr.attr,
  1494. &sensor_dev_attr_in3_alarm.dev_attr.attr,
  1495. &sensor_dev_attr_in4_input.dev_attr.attr,
  1496. &sensor_dev_attr_in4_min.dev_attr.attr,
  1497. &sensor_dev_attr_in4_max.dev_attr.attr,
  1498. &sensor_dev_attr_in4_alarm.dev_attr.attr,
  1499. &sensor_dev_attr_in5_input.dev_attr.attr,
  1500. &sensor_dev_attr_in5_min.dev_attr.attr,
  1501. &sensor_dev_attr_in5_max.dev_attr.attr,
  1502. &sensor_dev_attr_in5_alarm.dev_attr.attr,
  1503. &sensor_dev_attr_in6_input.dev_attr.attr,
  1504. &sensor_dev_attr_in6_min.dev_attr.attr,
  1505. &sensor_dev_attr_in6_max.dev_attr.attr,
  1506. &sensor_dev_attr_in6_alarm.dev_attr.attr,
  1507. /* Temperatures */
  1508. &sensor_dev_attr_temp1_input.dev_attr.attr,
  1509. &sensor_dev_attr_temp1_min.dev_attr.attr,
  1510. &sensor_dev_attr_temp1_max.dev_attr.attr,
  1511. &sensor_dev_attr_temp1_alarm.dev_attr.attr,
  1512. &sensor_dev_attr_temp1_fault.dev_attr.attr,
  1513. &sensor_dev_attr_temp2_input.dev_attr.attr,
  1514. &sensor_dev_attr_temp2_min.dev_attr.attr,
  1515. &sensor_dev_attr_temp2_max.dev_attr.attr,
  1516. &sensor_dev_attr_temp2_alarm.dev_attr.attr,
  1517. &sensor_dev_attr_temp2_fault.dev_attr.attr,
  1518. &sensor_dev_attr_temp3_input.dev_attr.attr,
  1519. &sensor_dev_attr_temp3_min.dev_attr.attr,
  1520. &sensor_dev_attr_temp3_max.dev_attr.attr,
  1521. &sensor_dev_attr_temp3_alarm.dev_attr.attr,
  1522. &sensor_dev_attr_temp3_fault.dev_attr.attr,
  1523. /* Zones */
  1524. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1525. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1526. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1527. &sensor_dev_attr_zone1_auto_channels_temp.dev_attr.attr,
  1528. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1529. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1530. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1531. &sensor_dev_attr_zone2_auto_channels_temp.dev_attr.attr,
  1532. NULL
  1533. };
  1534. static const struct attribute_group dme1737_group = {
  1535. .attrs = dme1737_attr,
  1536. };
  1537. /*
  1538. * The following struct holds temp offset attributes, which are not available
  1539. * in all chips. The following chips support them:
  1540. * DME1737, SCH311x
  1541. */
  1542. static struct attribute *dme1737_temp_offset_attr[] = {
  1543. &sensor_dev_attr_temp1_offset.dev_attr.attr,
  1544. &sensor_dev_attr_temp2_offset.dev_attr.attr,
  1545. &sensor_dev_attr_temp3_offset.dev_attr.attr,
  1546. NULL
  1547. };
  1548. static const struct attribute_group dme1737_temp_offset_group = {
  1549. .attrs = dme1737_temp_offset_attr,
  1550. };
  1551. /*
  1552. * The following struct holds VID related attributes, which are not available
  1553. * in all chips. The following chips support them:
  1554. * DME1737
  1555. */
  1556. static struct attribute *dme1737_vid_attr[] = {
  1557. &dev_attr_vrm.attr,
  1558. &dev_attr_cpu0_vid.attr,
  1559. NULL
  1560. };
  1561. static const struct attribute_group dme1737_vid_group = {
  1562. .attrs = dme1737_vid_attr,
  1563. };
  1564. /*
  1565. * The following struct holds temp zone 3 related attributes, which are not
  1566. * available in all chips. The following chips support them:
  1567. * DME1737, SCH311x, SCH5027
  1568. */
  1569. static struct attribute *dme1737_zone3_attr[] = {
  1570. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1571. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1572. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1573. &sensor_dev_attr_zone3_auto_channels_temp.dev_attr.attr,
  1574. NULL
  1575. };
  1576. static const struct attribute_group dme1737_zone3_group = {
  1577. .attrs = dme1737_zone3_attr,
  1578. };
  1579. /*
  1580. * The following struct holds temp zone hysteresis related attributes, which
  1581. * are not available in all chips. The following chips support them:
  1582. * DME1737, SCH311x
  1583. */
  1584. static struct attribute *dme1737_zone_hyst_attr[] = {
  1585. &sensor_dev_attr_zone1_auto_point1_temp_hyst.dev_attr.attr,
  1586. &sensor_dev_attr_zone2_auto_point1_temp_hyst.dev_attr.attr,
  1587. &sensor_dev_attr_zone3_auto_point1_temp_hyst.dev_attr.attr,
  1588. NULL
  1589. };
  1590. static const struct attribute_group dme1737_zone_hyst_group = {
  1591. .attrs = dme1737_zone_hyst_attr,
  1592. };
  1593. /*
  1594. * The following struct holds voltage in7 related attributes, which
  1595. * are not available in all chips. The following chips support them:
  1596. * SCH5127
  1597. */
  1598. static struct attribute *dme1737_in7_attr[] = {
  1599. &sensor_dev_attr_in7_input.dev_attr.attr,
  1600. &sensor_dev_attr_in7_min.dev_attr.attr,
  1601. &sensor_dev_attr_in7_max.dev_attr.attr,
  1602. &sensor_dev_attr_in7_alarm.dev_attr.attr,
  1603. NULL
  1604. };
  1605. static const struct attribute_group dme1737_in7_group = {
  1606. .attrs = dme1737_in7_attr,
  1607. };
  1608. /*
  1609. * The following structs hold the PWM attributes, some of which are optional.
  1610. * Their creation depends on the chip configuration which is determined during
  1611. * module load.
  1612. */
  1613. static struct attribute *dme1737_pwm1_attr[] = {
  1614. &sensor_dev_attr_pwm1.dev_attr.attr,
  1615. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1616. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1617. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1618. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1619. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1620. &sensor_dev_attr_pwm1_auto_point2_pwm.dev_attr.attr,
  1621. NULL
  1622. };
  1623. static struct attribute *dme1737_pwm2_attr[] = {
  1624. &sensor_dev_attr_pwm2.dev_attr.attr,
  1625. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1626. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1627. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1628. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1629. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1630. &sensor_dev_attr_pwm2_auto_point2_pwm.dev_attr.attr,
  1631. NULL
  1632. };
  1633. static struct attribute *dme1737_pwm3_attr[] = {
  1634. &sensor_dev_attr_pwm3.dev_attr.attr,
  1635. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1636. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1637. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1638. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1639. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1640. &sensor_dev_attr_pwm3_auto_point2_pwm.dev_attr.attr,
  1641. NULL
  1642. };
  1643. static struct attribute *dme1737_pwm5_attr[] = {
  1644. &sensor_dev_attr_pwm5.dev_attr.attr,
  1645. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1646. &sensor_dev_attr_pwm5_enable.dev_attr.attr,
  1647. NULL
  1648. };
  1649. static struct attribute *dme1737_pwm6_attr[] = {
  1650. &sensor_dev_attr_pwm6.dev_attr.attr,
  1651. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1652. &sensor_dev_attr_pwm6_enable.dev_attr.attr,
  1653. NULL
  1654. };
  1655. static const struct attribute_group dme1737_pwm_group[] = {
  1656. { .attrs = dme1737_pwm1_attr },
  1657. { .attrs = dme1737_pwm2_attr },
  1658. { .attrs = dme1737_pwm3_attr },
  1659. { .attrs = NULL },
  1660. { .attrs = dme1737_pwm5_attr },
  1661. { .attrs = dme1737_pwm6_attr },
  1662. };
  1663. /*
  1664. * The following struct holds auto PWM min attributes, which are not available
  1665. * in all chips. Their creation depends on the chip type which is determined
  1666. * during module load.
  1667. */
  1668. static struct attribute *dme1737_auto_pwm_min_attr[] = {
  1669. &sensor_dev_attr_pwm1_auto_pwm_min.dev_attr.attr,
  1670. &sensor_dev_attr_pwm2_auto_pwm_min.dev_attr.attr,
  1671. &sensor_dev_attr_pwm3_auto_pwm_min.dev_attr.attr,
  1672. };
  1673. /*
  1674. * The following structs hold the fan attributes, some of which are optional.
  1675. * Their creation depends on the chip configuration which is determined during
  1676. * module load.
  1677. */
  1678. static struct attribute *dme1737_fan1_attr[] = {
  1679. &sensor_dev_attr_fan1_input.dev_attr.attr,
  1680. &sensor_dev_attr_fan1_min.dev_attr.attr,
  1681. &sensor_dev_attr_fan1_alarm.dev_attr.attr,
  1682. &sensor_dev_attr_fan1_type.dev_attr.attr,
  1683. NULL
  1684. };
  1685. static struct attribute *dme1737_fan2_attr[] = {
  1686. &sensor_dev_attr_fan2_input.dev_attr.attr,
  1687. &sensor_dev_attr_fan2_min.dev_attr.attr,
  1688. &sensor_dev_attr_fan2_alarm.dev_attr.attr,
  1689. &sensor_dev_attr_fan2_type.dev_attr.attr,
  1690. NULL
  1691. };
  1692. static struct attribute *dme1737_fan3_attr[] = {
  1693. &sensor_dev_attr_fan3_input.dev_attr.attr,
  1694. &sensor_dev_attr_fan3_min.dev_attr.attr,
  1695. &sensor_dev_attr_fan3_alarm.dev_attr.attr,
  1696. &sensor_dev_attr_fan3_type.dev_attr.attr,
  1697. NULL
  1698. };
  1699. static struct attribute *dme1737_fan4_attr[] = {
  1700. &sensor_dev_attr_fan4_input.dev_attr.attr,
  1701. &sensor_dev_attr_fan4_min.dev_attr.attr,
  1702. &sensor_dev_attr_fan4_alarm.dev_attr.attr,
  1703. &sensor_dev_attr_fan4_type.dev_attr.attr,
  1704. NULL
  1705. };
  1706. static struct attribute *dme1737_fan5_attr[] = {
  1707. &sensor_dev_attr_fan5_input.dev_attr.attr,
  1708. &sensor_dev_attr_fan5_min.dev_attr.attr,
  1709. &sensor_dev_attr_fan5_alarm.dev_attr.attr,
  1710. &sensor_dev_attr_fan5_max.dev_attr.attr,
  1711. NULL
  1712. };
  1713. static struct attribute *dme1737_fan6_attr[] = {
  1714. &sensor_dev_attr_fan6_input.dev_attr.attr,
  1715. &sensor_dev_attr_fan6_min.dev_attr.attr,
  1716. &sensor_dev_attr_fan6_alarm.dev_attr.attr,
  1717. &sensor_dev_attr_fan6_max.dev_attr.attr,
  1718. NULL
  1719. };
  1720. static const struct attribute_group dme1737_fan_group[] = {
  1721. { .attrs = dme1737_fan1_attr },
  1722. { .attrs = dme1737_fan2_attr },
  1723. { .attrs = dme1737_fan3_attr },
  1724. { .attrs = dme1737_fan4_attr },
  1725. { .attrs = dme1737_fan5_attr },
  1726. { .attrs = dme1737_fan6_attr },
  1727. };
  1728. /*
  1729. * The permissions of the following zone attributes are changed to read-
  1730. * writeable if the chip is *not* locked. Otherwise they stay read-only.
  1731. */
  1732. static struct attribute *dme1737_zone_chmod_attr[] = {
  1733. &sensor_dev_attr_zone1_auto_point1_temp.dev_attr.attr,
  1734. &sensor_dev_attr_zone1_auto_point2_temp.dev_attr.attr,
  1735. &sensor_dev_attr_zone1_auto_point3_temp.dev_attr.attr,
  1736. &sensor_dev_attr_zone2_auto_point1_temp.dev_attr.attr,
  1737. &sensor_dev_attr_zone2_auto_point2_temp.dev_attr.attr,
  1738. &sensor_dev_attr_zone2_auto_point3_temp.dev_attr.attr,
  1739. NULL
  1740. };
  1741. static const struct attribute_group dme1737_zone_chmod_group = {
  1742. .attrs = dme1737_zone_chmod_attr,
  1743. };
  1744. /*
  1745. * The permissions of the following zone 3 attributes are changed to read-
  1746. * writeable if the chip is *not* locked. Otherwise they stay read-only.
  1747. */
  1748. static struct attribute *dme1737_zone3_chmod_attr[] = {
  1749. &sensor_dev_attr_zone3_auto_point1_temp.dev_attr.attr,
  1750. &sensor_dev_attr_zone3_auto_point2_temp.dev_attr.attr,
  1751. &sensor_dev_attr_zone3_auto_point3_temp.dev_attr.attr,
  1752. NULL
  1753. };
  1754. static const struct attribute_group dme1737_zone3_chmod_group = {
  1755. .attrs = dme1737_zone3_chmod_attr,
  1756. };
  1757. /*
  1758. * The permissions of the following PWM attributes are changed to read-
  1759. * writeable if the chip is *not* locked and the respective PWM is available.
  1760. * Otherwise they stay read-only.
  1761. */
  1762. static struct attribute *dme1737_pwm1_chmod_attr[] = {
  1763. &sensor_dev_attr_pwm1_freq.dev_attr.attr,
  1764. &sensor_dev_attr_pwm1_enable.dev_attr.attr,
  1765. &sensor_dev_attr_pwm1_ramp_rate.dev_attr.attr,
  1766. &sensor_dev_attr_pwm1_auto_channels_zone.dev_attr.attr,
  1767. &sensor_dev_attr_pwm1_auto_point1_pwm.dev_attr.attr,
  1768. NULL
  1769. };
  1770. static struct attribute *dme1737_pwm2_chmod_attr[] = {
  1771. &sensor_dev_attr_pwm2_freq.dev_attr.attr,
  1772. &sensor_dev_attr_pwm2_enable.dev_attr.attr,
  1773. &sensor_dev_attr_pwm2_ramp_rate.dev_attr.attr,
  1774. &sensor_dev_attr_pwm2_auto_channels_zone.dev_attr.attr,
  1775. &sensor_dev_attr_pwm2_auto_point1_pwm.dev_attr.attr,
  1776. NULL
  1777. };
  1778. static struct attribute *dme1737_pwm3_chmod_attr[] = {
  1779. &sensor_dev_attr_pwm3_freq.dev_attr.attr,
  1780. &sensor_dev_attr_pwm3_enable.dev_attr.attr,
  1781. &sensor_dev_attr_pwm3_ramp_rate.dev_attr.attr,
  1782. &sensor_dev_attr_pwm3_auto_channels_zone.dev_attr.attr,
  1783. &sensor_dev_attr_pwm3_auto_point1_pwm.dev_attr.attr,
  1784. NULL
  1785. };
  1786. static struct attribute *dme1737_pwm5_chmod_attr[] = {
  1787. &sensor_dev_attr_pwm5.dev_attr.attr,
  1788. &sensor_dev_attr_pwm5_freq.dev_attr.attr,
  1789. NULL
  1790. };
  1791. static struct attribute *dme1737_pwm6_chmod_attr[] = {
  1792. &sensor_dev_attr_pwm6.dev_attr.attr,
  1793. &sensor_dev_attr_pwm6_freq.dev_attr.attr,
  1794. NULL
  1795. };
  1796. static const struct attribute_group dme1737_pwm_chmod_group[] = {
  1797. { .attrs = dme1737_pwm1_chmod_attr },
  1798. { .attrs = dme1737_pwm2_chmod_attr },
  1799. { .attrs = dme1737_pwm3_chmod_attr },
  1800. { .attrs = NULL },
  1801. { .attrs = dme1737_pwm5_chmod_attr },
  1802. { .attrs = dme1737_pwm6_chmod_attr },
  1803. };
  1804. /*
  1805. * Pwm[1-3] are read-writeable if the associated pwm is in manual mode and the
  1806. * chip is not locked. Otherwise they are read-only.
  1807. */
  1808. static struct attribute *dme1737_pwm_chmod_attr[] = {
  1809. &sensor_dev_attr_pwm1.dev_attr.attr,
  1810. &sensor_dev_attr_pwm2.dev_attr.attr,
  1811. &sensor_dev_attr_pwm3.dev_attr.attr,
  1812. };
  1813. /* ---------------------------------------------------------------------
  1814. * Super-IO functions
  1815. * --------------------------------------------------------------------- */
  1816. static inline void dme1737_sio_enter(int sio_cip)
  1817. {
  1818. outb(0x55, sio_cip);
  1819. }
  1820. static inline void dme1737_sio_exit(int sio_cip)
  1821. {
  1822. outb(0xaa, sio_cip);
  1823. }
  1824. static inline int dme1737_sio_inb(int sio_cip, int reg)
  1825. {
  1826. outb(reg, sio_cip);
  1827. return inb(sio_cip + 1);
  1828. }
  1829. static inline void dme1737_sio_outb(int sio_cip, int reg, int val)
  1830. {
  1831. outb(reg, sio_cip);
  1832. outb(val, sio_cip + 1);
  1833. }
  1834. /* ---------------------------------------------------------------------
  1835. * Device initialization
  1836. * --------------------------------------------------------------------- */
  1837. static int dme1737_i2c_get_features(int, struct dme1737_data*);
  1838. static void dme1737_chmod_file(struct device *dev,
  1839. struct attribute *attr, umode_t mode)
  1840. {
  1841. if (sysfs_chmod_file(&dev->kobj, attr, mode)) {
  1842. dev_warn(dev, "Failed to change permissions of %s.\n",
  1843. attr->name);
  1844. }
  1845. }
  1846. static void dme1737_chmod_group(struct device *dev,
  1847. const struct attribute_group *group,
  1848. umode_t mode)
  1849. {
  1850. struct attribute **attr;
  1851. for (attr = group->attrs; *attr; attr++)
  1852. dme1737_chmod_file(dev, *attr, mode);
  1853. }
  1854. static void dme1737_remove_files(struct device *dev)
  1855. {
  1856. struct dme1737_data *data = dev_get_drvdata(dev);
  1857. int ix;
  1858. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1859. if (data->has_features & HAS_FAN(ix)) {
  1860. sysfs_remove_group(&dev->kobj,
  1861. &dme1737_fan_group[ix]);
  1862. }
  1863. }
  1864. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1865. if (data->has_features & HAS_PWM(ix)) {
  1866. sysfs_remove_group(&dev->kobj,
  1867. &dme1737_pwm_group[ix]);
  1868. if ((data->has_features & HAS_PWM_MIN) && ix < 3) {
  1869. sysfs_remove_file(&dev->kobj,
  1870. dme1737_auto_pwm_min_attr[ix]);
  1871. }
  1872. }
  1873. }
  1874. if (data->has_features & HAS_TEMP_OFFSET)
  1875. sysfs_remove_group(&dev->kobj, &dme1737_temp_offset_group);
  1876. if (data->has_features & HAS_VID)
  1877. sysfs_remove_group(&dev->kobj, &dme1737_vid_group);
  1878. if (data->has_features & HAS_ZONE3)
  1879. sysfs_remove_group(&dev->kobj, &dme1737_zone3_group);
  1880. if (data->has_features & HAS_ZONE_HYST)
  1881. sysfs_remove_group(&dev->kobj, &dme1737_zone_hyst_group);
  1882. if (data->has_features & HAS_IN7)
  1883. sysfs_remove_group(&dev->kobj, &dme1737_in7_group);
  1884. sysfs_remove_group(&dev->kobj, &dme1737_group);
  1885. if (!data->client)
  1886. sysfs_remove_file(&dev->kobj, &dev_attr_name.attr);
  1887. }
  1888. static int dme1737_create_files(struct device *dev)
  1889. {
  1890. struct dme1737_data *data = dev_get_drvdata(dev);
  1891. int err, ix;
  1892. /* Create a name attribute for ISA devices */
  1893. if (!data->client) {
  1894. err = sysfs_create_file(&dev->kobj, &dev_attr_name.attr);
  1895. if (err)
  1896. goto exit;
  1897. }
  1898. /* Create standard sysfs attributes */
  1899. err = sysfs_create_group(&dev->kobj, &dme1737_group);
  1900. if (err)
  1901. goto exit_remove;
  1902. /* Create chip-dependent sysfs attributes */
  1903. if (data->has_features & HAS_TEMP_OFFSET) {
  1904. err = sysfs_create_group(&dev->kobj,
  1905. &dme1737_temp_offset_group);
  1906. if (err)
  1907. goto exit_remove;
  1908. }
  1909. if (data->has_features & HAS_VID) {
  1910. err = sysfs_create_group(&dev->kobj, &dme1737_vid_group);
  1911. if (err)
  1912. goto exit_remove;
  1913. }
  1914. if (data->has_features & HAS_ZONE3) {
  1915. err = sysfs_create_group(&dev->kobj, &dme1737_zone3_group);
  1916. if (err)
  1917. goto exit_remove;
  1918. }
  1919. if (data->has_features & HAS_ZONE_HYST) {
  1920. err = sysfs_create_group(&dev->kobj, &dme1737_zone_hyst_group);
  1921. if (err)
  1922. goto exit_remove;
  1923. }
  1924. if (data->has_features & HAS_IN7) {
  1925. err = sysfs_create_group(&dev->kobj, &dme1737_in7_group);
  1926. if (err)
  1927. goto exit_remove;
  1928. }
  1929. /* Create fan sysfs attributes */
  1930. for (ix = 0; ix < ARRAY_SIZE(dme1737_fan_group); ix++) {
  1931. if (data->has_features & HAS_FAN(ix)) {
  1932. err = sysfs_create_group(&dev->kobj,
  1933. &dme1737_fan_group[ix]);
  1934. if (err)
  1935. goto exit_remove;
  1936. }
  1937. }
  1938. /* Create PWM sysfs attributes */
  1939. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_group); ix++) {
  1940. if (data->has_features & HAS_PWM(ix)) {
  1941. err = sysfs_create_group(&dev->kobj,
  1942. &dme1737_pwm_group[ix]);
  1943. if (err)
  1944. goto exit_remove;
  1945. if ((data->has_features & HAS_PWM_MIN) && (ix < 3)) {
  1946. err = sysfs_create_file(&dev->kobj,
  1947. dme1737_auto_pwm_min_attr[ix]);
  1948. if (err)
  1949. goto exit_remove;
  1950. }
  1951. }
  1952. }
  1953. /*
  1954. * Inform if the device is locked. Otherwise change the permissions of
  1955. * selected attributes from read-only to read-writeable.
  1956. */
  1957. if (data->config & 0x02) {
  1958. dev_info(dev,
  1959. "Device is locked. Some attributes will be read-only.\n");
  1960. } else {
  1961. /* Change permissions of zone sysfs attributes */
  1962. dme1737_chmod_group(dev, &dme1737_zone_chmod_group,
  1963. S_IRUGO | S_IWUSR);
  1964. /* Change permissions of chip-dependent sysfs attributes */
  1965. if (data->has_features & HAS_TEMP_OFFSET) {
  1966. dme1737_chmod_group(dev, &dme1737_temp_offset_group,
  1967. S_IRUGO | S_IWUSR);
  1968. }
  1969. if (data->has_features & HAS_ZONE3) {
  1970. dme1737_chmod_group(dev, &dme1737_zone3_chmod_group,
  1971. S_IRUGO | S_IWUSR);
  1972. }
  1973. if (data->has_features & HAS_ZONE_HYST) {
  1974. dme1737_chmod_group(dev, &dme1737_zone_hyst_group,
  1975. S_IRUGO | S_IWUSR);
  1976. }
  1977. /* Change permissions of PWM sysfs attributes */
  1978. for (ix = 0; ix < ARRAY_SIZE(dme1737_pwm_chmod_group); ix++) {
  1979. if (data->has_features & HAS_PWM(ix)) {
  1980. dme1737_chmod_group(dev,
  1981. &dme1737_pwm_chmod_group[ix],
  1982. S_IRUGO | S_IWUSR);
  1983. if ((data->has_features & HAS_PWM_MIN) &&
  1984. ix < 3) {
  1985. dme1737_chmod_file(dev,
  1986. dme1737_auto_pwm_min_attr[ix],
  1987. S_IRUGO | S_IWUSR);
  1988. }
  1989. }
  1990. }
  1991. /* Change permissions of pwm[1-3] if in manual mode */
  1992. for (ix = 0; ix < 3; ix++) {
  1993. if ((data->has_features & HAS_PWM(ix)) &&
  1994. (PWM_EN_FROM_REG(data->pwm_config[ix]) == 1)) {
  1995. dme1737_chmod_file(dev,
  1996. dme1737_pwm_chmod_attr[ix],
  1997. S_IRUGO | S_IWUSR);
  1998. }
  1999. }
  2000. }
  2001. return 0;
  2002. exit_remove:
  2003. dme1737_remove_files(dev);
  2004. exit:
  2005. return err;
  2006. }
  2007. static int dme1737_init_device(struct device *dev)
  2008. {
  2009. struct dme1737_data *data = dev_get_drvdata(dev);
  2010. struct i2c_client *client = data->client;
  2011. int ix;
  2012. u8 reg;
  2013. /* Point to the right nominal voltages array */
  2014. data->in_nominal = IN_NOMINAL(data->type);
  2015. data->config = dme1737_read(data, DME1737_REG_CONFIG);
  2016. /* Inform if part is not monitoring/started */
  2017. if (!(data->config & 0x01)) {
  2018. if (!force_start) {
  2019. dev_err(dev,
  2020. "Device is not monitoring. Use the force_start load parameter to override.\n");
  2021. return -EFAULT;
  2022. }
  2023. /* Force monitoring */
  2024. data->config |= 0x01;
  2025. dme1737_write(data, DME1737_REG_CONFIG, data->config);
  2026. }
  2027. /* Inform if part is not ready */
  2028. if (!(data->config & 0x04)) {
  2029. dev_err(dev, "Device is not ready.\n");
  2030. return -EFAULT;
  2031. }
  2032. /*
  2033. * Determine which optional fan and pwm features are enabled (only
  2034. * valid for I2C devices)
  2035. */
  2036. if (client) { /* I2C chip */
  2037. data->config2 = dme1737_read(data, DME1737_REG_CONFIG2);
  2038. /* Check if optional fan3 input is enabled */
  2039. if (data->config2 & 0x04)
  2040. data->has_features |= HAS_FAN(2);
  2041. /*
  2042. * Fan4 and pwm3 are only available if the client's I2C address
  2043. * is the default 0x2e. Otherwise the I/Os associated with
  2044. * these functions are used for addr enable/select.
  2045. */
  2046. if (client->addr == 0x2e)
  2047. data->has_features |= HAS_FAN(3) | HAS_PWM(2);
  2048. /*
  2049. * Determine which of the optional fan[5-6] and pwm[5-6]
  2050. * features are enabled. For this, we need to query the runtime
  2051. * registers through the Super-IO LPC interface. Try both
  2052. * config ports 0x2e and 0x4e.
  2053. */
  2054. if (dme1737_i2c_get_features(0x2e, data) &&
  2055. dme1737_i2c_get_features(0x4e, data)) {
  2056. dev_warn(dev,
  2057. "Failed to query Super-IO for optional features.\n");
  2058. }
  2059. }
  2060. /* Fan[1-2] and pwm[1-2] are present in all chips */
  2061. data->has_features |= HAS_FAN(0) | HAS_FAN(1) | HAS_PWM(0) | HAS_PWM(1);
  2062. /* Chip-dependent features */
  2063. switch (data->type) {
  2064. case dme1737:
  2065. data->has_features |= HAS_TEMP_OFFSET | HAS_VID | HAS_ZONE3 |
  2066. HAS_ZONE_HYST | HAS_PWM_MIN;
  2067. break;
  2068. case sch311x:
  2069. data->has_features |= HAS_TEMP_OFFSET | HAS_ZONE3 |
  2070. HAS_ZONE_HYST | HAS_PWM_MIN | HAS_FAN(2) | HAS_PWM(2);
  2071. break;
  2072. case sch5027:
  2073. data->has_features |= HAS_ZONE3;
  2074. break;
  2075. case sch5127:
  2076. data->has_features |= HAS_FAN(2) | HAS_PWM(2) | HAS_IN7;
  2077. break;
  2078. default:
  2079. break;
  2080. }
  2081. dev_info(dev,
  2082. "Optional features: pwm3=%s, pwm5=%s, pwm6=%s, fan3=%s, fan4=%s, fan5=%s, fan6=%s.\n",
  2083. (data->has_features & HAS_PWM(2)) ? "yes" : "no",
  2084. (data->has_features & HAS_PWM(4)) ? "yes" : "no",
  2085. (data->has_features & HAS_PWM(5)) ? "yes" : "no",
  2086. (data->has_features & HAS_FAN(2)) ? "yes" : "no",
  2087. (data->has_features & HAS_FAN(3)) ? "yes" : "no",
  2088. (data->has_features & HAS_FAN(4)) ? "yes" : "no",
  2089. (data->has_features & HAS_FAN(5)) ? "yes" : "no");
  2090. reg = dme1737_read(data, DME1737_REG_TACH_PWM);
  2091. /* Inform if fan-to-pwm mapping differs from the default */
  2092. if (client && reg != 0xa4) { /* I2C chip */
  2093. dev_warn(dev,
  2094. "Non-standard fan to pwm mapping: fan1->pwm%d, fan2->pwm%d, fan3->pwm%d, fan4->pwm%d. %s\n",
  2095. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  2096. ((reg >> 4) & 0x03) + 1, ((reg >> 6) & 0x03) + 1,
  2097. DO_REPORT);
  2098. } else if (!client && reg != 0x24) { /* ISA chip */
  2099. dev_warn(dev,
  2100. "Non-standard fan to pwm mapping: fan1->pwm%d, fan2->pwm%d, fan3->pwm%d. %s\n",
  2101. (reg & 0x03) + 1, ((reg >> 2) & 0x03) + 1,
  2102. ((reg >> 4) & 0x03) + 1, DO_REPORT);
  2103. }
  2104. /*
  2105. * Switch pwm[1-3] to manual mode if they are currently disabled and
  2106. * set the duty-cycles to 0% (which is identical to the PWMs being
  2107. * disabled).
  2108. */
  2109. if (!(data->config & 0x02)) {
  2110. for (ix = 0; ix < 3; ix++) {
  2111. data->pwm_config[ix] = dme1737_read(data,
  2112. DME1737_REG_PWM_CONFIG(ix));
  2113. if ((data->has_features & HAS_PWM(ix)) &&
  2114. (PWM_EN_FROM_REG(data->pwm_config[ix]) == -1)) {
  2115. dev_info(dev,
  2116. "Switching pwm%d to manual mode.\n",
  2117. ix + 1);
  2118. data->pwm_config[ix] = PWM_EN_TO_REG(1,
  2119. data->pwm_config[ix]);
  2120. dme1737_write(data, DME1737_REG_PWM(ix), 0);
  2121. dme1737_write(data,
  2122. DME1737_REG_PWM_CONFIG(ix),
  2123. data->pwm_config[ix]);
  2124. }
  2125. }
  2126. }
  2127. /* Initialize the default PWM auto channels zone (acz) assignments */
  2128. data->pwm_acz[0] = 1; /* pwm1 -> zone1 */
  2129. data->pwm_acz[1] = 2; /* pwm2 -> zone2 */
  2130. data->pwm_acz[2] = 4; /* pwm3 -> zone3 */
  2131. /* Set VRM */
  2132. if (data->has_features & HAS_VID)
  2133. data->vrm = vid_which_vrm();
  2134. return 0;
  2135. }
  2136. /* ---------------------------------------------------------------------
  2137. * I2C device detection and registration
  2138. * --------------------------------------------------------------------- */
  2139. static struct i2c_driver dme1737_i2c_driver;
  2140. static int dme1737_i2c_get_features(int sio_cip, struct dme1737_data *data)
  2141. {
  2142. int err = 0, reg;
  2143. u16 addr;
  2144. dme1737_sio_enter(sio_cip);
  2145. /*
  2146. * Check device ID
  2147. * We currently know about two kinds of DME1737 and SCH5027.
  2148. */
  2149. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  2150. if (!(reg == DME1737_ID_1 || reg == DME1737_ID_2 ||
  2151. reg == SCH5027_ID)) {
  2152. err = -ENODEV;
  2153. goto exit;
  2154. }
  2155. /* Select logical device A (runtime registers) */
  2156. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  2157. /* Get the base address of the runtime registers */
  2158. addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  2159. dme1737_sio_inb(sio_cip, 0x61);
  2160. if (!addr) {
  2161. err = -ENODEV;
  2162. goto exit;
  2163. }
  2164. /*
  2165. * Read the runtime registers to determine which optional features
  2166. * are enabled and available. Bits [3:2] of registers 0x43-0x46 are set
  2167. * to '10' if the respective feature is enabled.
  2168. */
  2169. if ((inb(addr + 0x43) & 0x0c) == 0x08) /* fan6 */
  2170. data->has_features |= HAS_FAN(5);
  2171. if ((inb(addr + 0x44) & 0x0c) == 0x08) /* pwm6 */
  2172. data->has_features |= HAS_PWM(5);
  2173. if ((inb(addr + 0x45) & 0x0c) == 0x08) /* fan5 */
  2174. data->has_features |= HAS_FAN(4);
  2175. if ((inb(addr + 0x46) & 0x0c) == 0x08) /* pwm5 */
  2176. data->has_features |= HAS_PWM(4);
  2177. exit:
  2178. dme1737_sio_exit(sio_cip);
  2179. return err;
  2180. }
  2181. /* Return 0 if detection is successful, -ENODEV otherwise */
  2182. static int dme1737_i2c_detect(struct i2c_client *client,
  2183. struct i2c_board_info *info)
  2184. {
  2185. struct i2c_adapter *adapter = client->adapter;
  2186. struct device *dev = &adapter->dev;
  2187. u8 company, verstep = 0;
  2188. const char *name;
  2189. if (!i2c_check_functionality(adapter, I2C_FUNC_SMBUS_BYTE_DATA))
  2190. return -ENODEV;
  2191. company = i2c_smbus_read_byte_data(client, DME1737_REG_COMPANY);
  2192. verstep = i2c_smbus_read_byte_data(client, DME1737_REG_VERSTEP);
  2193. if (company == DME1737_COMPANY_SMSC &&
  2194. verstep == SCH5027_VERSTEP) {
  2195. name = "sch5027";
  2196. } else if (company == DME1737_COMPANY_SMSC &&
  2197. (verstep & DME1737_VERSTEP_MASK) == DME1737_VERSTEP) {
  2198. name = "dme1737";
  2199. } else {
  2200. return -ENODEV;
  2201. }
  2202. dev_info(dev, "Found a %s chip at 0x%02x (rev 0x%02x).\n",
  2203. verstep == SCH5027_VERSTEP ? "SCH5027" : "DME1737",
  2204. client->addr, verstep);
  2205. strlcpy(info->type, name, I2C_NAME_SIZE);
  2206. return 0;
  2207. }
  2208. static int dme1737_i2c_probe(struct i2c_client *client,
  2209. const struct i2c_device_id *id)
  2210. {
  2211. struct dme1737_data *data;
  2212. struct device *dev = &client->dev;
  2213. int err;
  2214. data = devm_kzalloc(dev, sizeof(struct dme1737_data), GFP_KERNEL);
  2215. if (!data)
  2216. return -ENOMEM;
  2217. i2c_set_clientdata(client, data);
  2218. data->type = id->driver_data;
  2219. data->client = client;
  2220. data->name = client->name;
  2221. mutex_init(&data->update_lock);
  2222. /* Initialize the DME1737 chip */
  2223. err = dme1737_init_device(dev);
  2224. if (err) {
  2225. dev_err(dev, "Failed to initialize device.\n");
  2226. return err;
  2227. }
  2228. /* Create sysfs files */
  2229. err = dme1737_create_files(dev);
  2230. if (err) {
  2231. dev_err(dev, "Failed to create sysfs files.\n");
  2232. return err;
  2233. }
  2234. /* Register device */
  2235. data->hwmon_dev = hwmon_device_register(dev);
  2236. if (IS_ERR(data->hwmon_dev)) {
  2237. dev_err(dev, "Failed to register device.\n");
  2238. err = PTR_ERR(data->hwmon_dev);
  2239. goto exit_remove;
  2240. }
  2241. return 0;
  2242. exit_remove:
  2243. dme1737_remove_files(dev);
  2244. return err;
  2245. }
  2246. static int dme1737_i2c_remove(struct i2c_client *client)
  2247. {
  2248. struct dme1737_data *data = i2c_get_clientdata(client);
  2249. hwmon_device_unregister(data->hwmon_dev);
  2250. dme1737_remove_files(&client->dev);
  2251. return 0;
  2252. }
  2253. static const struct i2c_device_id dme1737_id[] = {
  2254. { "dme1737", dme1737 },
  2255. { "sch5027", sch5027 },
  2256. { }
  2257. };
  2258. MODULE_DEVICE_TABLE(i2c, dme1737_id);
  2259. static struct i2c_driver dme1737_i2c_driver = {
  2260. .class = I2C_CLASS_HWMON,
  2261. .driver = {
  2262. .name = "dme1737",
  2263. },
  2264. .probe = dme1737_i2c_probe,
  2265. .remove = dme1737_i2c_remove,
  2266. .id_table = dme1737_id,
  2267. .detect = dme1737_i2c_detect,
  2268. .address_list = normal_i2c,
  2269. };
  2270. /* ---------------------------------------------------------------------
  2271. * ISA device detection and registration
  2272. * --------------------------------------------------------------------- */
  2273. static int __init dme1737_isa_detect(int sio_cip, unsigned short *addr)
  2274. {
  2275. int err = 0, reg;
  2276. unsigned short base_addr;
  2277. dme1737_sio_enter(sio_cip);
  2278. /*
  2279. * Check device ID
  2280. * We currently know about SCH3112, SCH3114, SCH3116, and SCH5127
  2281. */
  2282. reg = force_id ? force_id : dme1737_sio_inb(sio_cip, 0x20);
  2283. if (!(reg == SCH3112_ID || reg == SCH3114_ID || reg == SCH3116_ID ||
  2284. reg == SCH5127_ID)) {
  2285. err = -ENODEV;
  2286. goto exit;
  2287. }
  2288. /* Select logical device A (runtime registers) */
  2289. dme1737_sio_outb(sio_cip, 0x07, 0x0a);
  2290. /* Get the base address of the runtime registers */
  2291. base_addr = (dme1737_sio_inb(sio_cip, 0x60) << 8) |
  2292. dme1737_sio_inb(sio_cip, 0x61);
  2293. if (!base_addr) {
  2294. pr_err("Base address not set\n");
  2295. err = -ENODEV;
  2296. goto exit;
  2297. }
  2298. /*
  2299. * Access to the hwmon registers is through an index/data register
  2300. * pair located at offset 0x70/0x71.
  2301. */
  2302. *addr = base_addr + 0x70;
  2303. exit:
  2304. dme1737_sio_exit(sio_cip);
  2305. return err;
  2306. }
  2307. static int __init dme1737_isa_device_add(unsigned short addr)
  2308. {
  2309. struct resource res = {
  2310. .start = addr,
  2311. .end = addr + DME1737_EXTENT - 1,
  2312. .name = "dme1737",
  2313. .flags = IORESOURCE_IO,
  2314. };
  2315. int err;
  2316. err = acpi_check_resource_conflict(&res);
  2317. if (err)
  2318. goto exit;
  2319. pdev = platform_device_alloc("dme1737", addr);
  2320. if (!pdev) {
  2321. pr_err("Failed to allocate device\n");
  2322. err = -ENOMEM;
  2323. goto exit;
  2324. }
  2325. err = platform_device_add_resources(pdev, &res, 1);
  2326. if (err) {
  2327. pr_err("Failed to add device resource (err = %d)\n", err);
  2328. goto exit_device_put;
  2329. }
  2330. err = platform_device_add(pdev);
  2331. if (err) {
  2332. pr_err("Failed to add device (err = %d)\n", err);
  2333. goto exit_device_put;
  2334. }
  2335. return 0;
  2336. exit_device_put:
  2337. platform_device_put(pdev);
  2338. pdev = NULL;
  2339. exit:
  2340. return err;
  2341. }
  2342. static int dme1737_isa_probe(struct platform_device *pdev)
  2343. {
  2344. u8 company, device;
  2345. struct resource *res;
  2346. struct dme1737_data *data;
  2347. struct device *dev = &pdev->dev;
  2348. int err;
  2349. res = platform_get_resource(pdev, IORESOURCE_IO, 0);
  2350. if (!devm_request_region(dev, res->start, DME1737_EXTENT, "dme1737")) {
  2351. dev_err(dev, "Failed to request region 0x%04x-0x%04x.\n",
  2352. (unsigned short)res->start,
  2353. (unsigned short)res->start + DME1737_EXTENT - 1);
  2354. return -EBUSY;
  2355. }
  2356. data = devm_kzalloc(dev, sizeof(struct dme1737_data), GFP_KERNEL);
  2357. if (!data)
  2358. return -ENOMEM;
  2359. data->addr = res->start;
  2360. platform_set_drvdata(pdev, data);
  2361. /* Skip chip detection if module is loaded with force_id parameter */
  2362. switch (force_id) {
  2363. case SCH3112_ID:
  2364. case SCH3114_ID:
  2365. case SCH3116_ID:
  2366. data->type = sch311x;
  2367. break;
  2368. case SCH5127_ID:
  2369. data->type = sch5127;
  2370. break;
  2371. default:
  2372. company = dme1737_read(data, DME1737_REG_COMPANY);
  2373. device = dme1737_read(data, DME1737_REG_DEVICE);
  2374. if ((company == DME1737_COMPANY_SMSC) &&
  2375. (device == SCH311X_DEVICE)) {
  2376. data->type = sch311x;
  2377. } else if ((company == DME1737_COMPANY_SMSC) &&
  2378. (device == SCH5127_DEVICE)) {
  2379. data->type = sch5127;
  2380. } else {
  2381. return -ENODEV;
  2382. }
  2383. }
  2384. if (data->type == sch5127)
  2385. data->name = "sch5127";
  2386. else
  2387. data->name = "sch311x";
  2388. /* Initialize the mutex */
  2389. mutex_init(&data->update_lock);
  2390. dev_info(dev, "Found a %s chip at 0x%04x\n",
  2391. data->type == sch5127 ? "SCH5127" : "SCH311x", data->addr);
  2392. /* Initialize the chip */
  2393. err = dme1737_init_device(dev);
  2394. if (err) {
  2395. dev_err(dev, "Failed to initialize device.\n");
  2396. return err;
  2397. }
  2398. /* Create sysfs files */
  2399. err = dme1737_create_files(dev);
  2400. if (err) {
  2401. dev_err(dev, "Failed to create sysfs files.\n");
  2402. return err;
  2403. }
  2404. /* Register device */
  2405. data->hwmon_dev = hwmon_device_register(dev);
  2406. if (IS_ERR(data->hwmon_dev)) {
  2407. dev_err(dev, "Failed to register device.\n");
  2408. err = PTR_ERR(data->hwmon_dev);
  2409. goto exit_remove_files;
  2410. }
  2411. return 0;
  2412. exit_remove_files:
  2413. dme1737_remove_files(dev);
  2414. return err;
  2415. }
  2416. static int dme1737_isa_remove(struct platform_device *pdev)
  2417. {
  2418. struct dme1737_data *data = platform_get_drvdata(pdev);
  2419. hwmon_device_unregister(data->hwmon_dev);
  2420. dme1737_remove_files(&pdev->dev);
  2421. return 0;
  2422. }
  2423. static struct platform_driver dme1737_isa_driver = {
  2424. .driver = {
  2425. .name = "dme1737",
  2426. },
  2427. .probe = dme1737_isa_probe,
  2428. .remove = dme1737_isa_remove,
  2429. };
  2430. /* ---------------------------------------------------------------------
  2431. * Module initialization and cleanup
  2432. * --------------------------------------------------------------------- */
  2433. static int __init dme1737_init(void)
  2434. {
  2435. int err;
  2436. unsigned short addr;
  2437. err = i2c_add_driver(&dme1737_i2c_driver);
  2438. if (err)
  2439. goto exit;
  2440. if (dme1737_isa_detect(0x2e, &addr) &&
  2441. dme1737_isa_detect(0x4e, &addr) &&
  2442. (!probe_all_addr ||
  2443. (dme1737_isa_detect(0x162e, &addr) &&
  2444. dme1737_isa_detect(0x164e, &addr)))) {
  2445. /* Return 0 if we didn't find an ISA device */
  2446. return 0;
  2447. }
  2448. err = platform_driver_register(&dme1737_isa_driver);
  2449. if (err)
  2450. goto exit_del_i2c_driver;
  2451. /* Sets global pdev as a side effect */
  2452. err = dme1737_isa_device_add(addr);
  2453. if (err)
  2454. goto exit_del_isa_driver;
  2455. return 0;
  2456. exit_del_isa_driver:
  2457. platform_driver_unregister(&dme1737_isa_driver);
  2458. exit_del_i2c_driver:
  2459. i2c_del_driver(&dme1737_i2c_driver);
  2460. exit:
  2461. return err;
  2462. }
  2463. static void __exit dme1737_exit(void)
  2464. {
  2465. if (pdev) {
  2466. platform_device_unregister(pdev);
  2467. platform_driver_unregister(&dme1737_isa_driver);
  2468. }
  2469. i2c_del_driver(&dme1737_i2c_driver);
  2470. }
  2471. MODULE_AUTHOR("Juerg Haefliger <juergh@gmail.com>");
  2472. MODULE_DESCRIPTION("DME1737 sensors");
  2473. MODULE_LICENSE("GPL");
  2474. module_init(dme1737_init);
  2475. module_exit(dme1737_exit);