sm501.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756
  1. /* linux/drivers/mfd/sm501.c
  2. *
  3. * Copyright (C) 2006 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. * Vincent Sanders <vince@simtec.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * SM501 MFD driver
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/delay.h>
  16. #include <linux/init.h>
  17. #include <linux/list.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pci.h>
  21. #include <linux/platform_data/i2c-gpio.h>
  22. #include <linux/gpio/machine.h>
  23. #include <linux/slab.h>
  24. #include <linux/sm501.h>
  25. #include <linux/sm501-regs.h>
  26. #include <linux/serial_8250.h>
  27. #include <linux/io.h>
  28. struct sm501_device {
  29. struct list_head list;
  30. struct platform_device pdev;
  31. };
  32. struct sm501_gpio;
  33. #ifdef CONFIG_MFD_SM501_GPIO
  34. #include <linux/gpio.h>
  35. struct sm501_gpio_chip {
  36. struct gpio_chip gpio;
  37. struct sm501_gpio *ourgpio; /* to get back to parent. */
  38. void __iomem *regbase;
  39. void __iomem *control; /* address of control reg. */
  40. };
  41. struct sm501_gpio {
  42. struct sm501_gpio_chip low;
  43. struct sm501_gpio_chip high;
  44. spinlock_t lock;
  45. unsigned int registered : 1;
  46. void __iomem *regs;
  47. struct resource *regs_res;
  48. };
  49. #else
  50. struct sm501_gpio {
  51. /* no gpio support, empty definition for sm501_devdata. */
  52. };
  53. #endif
  54. struct sm501_devdata {
  55. spinlock_t reg_lock;
  56. struct mutex clock_lock;
  57. struct list_head devices;
  58. struct sm501_gpio gpio;
  59. struct device *dev;
  60. struct resource *io_res;
  61. struct resource *mem_res;
  62. struct resource *regs_claim;
  63. struct sm501_platdata *platdata;
  64. unsigned int in_suspend;
  65. unsigned long pm_misc;
  66. int unit_power[20];
  67. unsigned int pdev_id;
  68. unsigned int irq;
  69. void __iomem *regs;
  70. unsigned int rev;
  71. };
  72. #define MHZ (1000 * 1000)
  73. #ifdef DEBUG
  74. static const unsigned int div_tab[] = {
  75. [0] = 1,
  76. [1] = 2,
  77. [2] = 4,
  78. [3] = 8,
  79. [4] = 16,
  80. [5] = 32,
  81. [6] = 64,
  82. [7] = 128,
  83. [8] = 3,
  84. [9] = 6,
  85. [10] = 12,
  86. [11] = 24,
  87. [12] = 48,
  88. [13] = 96,
  89. [14] = 192,
  90. [15] = 384,
  91. [16] = 5,
  92. [17] = 10,
  93. [18] = 20,
  94. [19] = 40,
  95. [20] = 80,
  96. [21] = 160,
  97. [22] = 320,
  98. [23] = 604,
  99. };
  100. static unsigned long decode_div(unsigned long pll2, unsigned long val,
  101. unsigned int lshft, unsigned int selbit,
  102. unsigned long mask)
  103. {
  104. if (val & selbit)
  105. pll2 = 288 * MHZ;
  106. return pll2 / div_tab[(val >> lshft) & mask];
  107. }
  108. #define fmt_freq(x) ((x) / MHZ), ((x) % MHZ), (x)
  109. /* sm501_dump_clk
  110. *
  111. * Print out the current clock configuration for the device
  112. */
  113. static void sm501_dump_clk(struct sm501_devdata *sm)
  114. {
  115. unsigned long misct = smc501_readl(sm->regs + SM501_MISC_TIMING);
  116. unsigned long pm0 = smc501_readl(sm->regs + SM501_POWER_MODE_0_CLOCK);
  117. unsigned long pm1 = smc501_readl(sm->regs + SM501_POWER_MODE_1_CLOCK);
  118. unsigned long pmc = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  119. unsigned long sdclk0, sdclk1;
  120. unsigned long pll2 = 0;
  121. switch (misct & 0x30) {
  122. case 0x00:
  123. pll2 = 336 * MHZ;
  124. break;
  125. case 0x10:
  126. pll2 = 288 * MHZ;
  127. break;
  128. case 0x20:
  129. pll2 = 240 * MHZ;
  130. break;
  131. case 0x30:
  132. pll2 = 192 * MHZ;
  133. break;
  134. }
  135. sdclk0 = (misct & (1<<12)) ? pll2 : 288 * MHZ;
  136. sdclk0 /= div_tab[((misct >> 8) & 0xf)];
  137. sdclk1 = (misct & (1<<20)) ? pll2 : 288 * MHZ;
  138. sdclk1 /= div_tab[((misct >> 16) & 0xf)];
  139. dev_dbg(sm->dev, "MISCT=%08lx, PM0=%08lx, PM1=%08lx\n",
  140. misct, pm0, pm1);
  141. dev_dbg(sm->dev, "PLL2 = %ld.%ld MHz (%ld), SDCLK0=%08lx, SDCLK1=%08lx\n",
  142. fmt_freq(pll2), sdclk0, sdclk1);
  143. dev_dbg(sm->dev, "SDRAM: PM0=%ld, PM1=%ld\n", sdclk0, sdclk1);
  144. dev_dbg(sm->dev, "PM0[%c]: "
  145. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  146. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  147. (pmc & 3 ) == 0 ? '*' : '-',
  148. fmt_freq(decode_div(pll2, pm0, 24, 1<<29, 31)),
  149. fmt_freq(decode_div(pll2, pm0, 16, 1<<20, 15)),
  150. fmt_freq(decode_div(pll2, pm0, 8, 1<<12, 15)),
  151. fmt_freq(decode_div(pll2, pm0, 0, 1<<4, 15)));
  152. dev_dbg(sm->dev, "PM1[%c]: "
  153. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  154. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  155. (pmc & 3 ) == 1 ? '*' : '-',
  156. fmt_freq(decode_div(pll2, pm1, 24, 1<<29, 31)),
  157. fmt_freq(decode_div(pll2, pm1, 16, 1<<20, 15)),
  158. fmt_freq(decode_div(pll2, pm1, 8, 1<<12, 15)),
  159. fmt_freq(decode_div(pll2, pm1, 0, 1<<4, 15)));
  160. }
  161. static void sm501_dump_regs(struct sm501_devdata *sm)
  162. {
  163. void __iomem *regs = sm->regs;
  164. dev_info(sm->dev, "System Control %08x\n",
  165. smc501_readl(regs + SM501_SYSTEM_CONTROL));
  166. dev_info(sm->dev, "Misc Control %08x\n",
  167. smc501_readl(regs + SM501_MISC_CONTROL));
  168. dev_info(sm->dev, "GPIO Control Low %08x\n",
  169. smc501_readl(regs + SM501_GPIO31_0_CONTROL));
  170. dev_info(sm->dev, "GPIO Control Hi %08x\n",
  171. smc501_readl(regs + SM501_GPIO63_32_CONTROL));
  172. dev_info(sm->dev, "DRAM Control %08x\n",
  173. smc501_readl(regs + SM501_DRAM_CONTROL));
  174. dev_info(sm->dev, "Arbitration Ctrl %08x\n",
  175. smc501_readl(regs + SM501_ARBTRTN_CONTROL));
  176. dev_info(sm->dev, "Misc Timing %08x\n",
  177. smc501_readl(regs + SM501_MISC_TIMING));
  178. }
  179. static void sm501_dump_gate(struct sm501_devdata *sm)
  180. {
  181. dev_info(sm->dev, "CurrentGate %08x\n",
  182. smc501_readl(sm->regs + SM501_CURRENT_GATE));
  183. dev_info(sm->dev, "CurrentClock %08x\n",
  184. smc501_readl(sm->regs + SM501_CURRENT_CLOCK));
  185. dev_info(sm->dev, "PowerModeControl %08x\n",
  186. smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL));
  187. }
  188. #else
  189. static inline void sm501_dump_gate(struct sm501_devdata *sm) { }
  190. static inline void sm501_dump_regs(struct sm501_devdata *sm) { }
  191. static inline void sm501_dump_clk(struct sm501_devdata *sm) { }
  192. #endif
  193. /* sm501_sync_regs
  194. *
  195. * ensure the
  196. */
  197. static void sm501_sync_regs(struct sm501_devdata *sm)
  198. {
  199. smc501_readl(sm->regs);
  200. }
  201. static inline void sm501_mdelay(struct sm501_devdata *sm, unsigned int delay)
  202. {
  203. /* during suspend/resume, we are currently not allowed to sleep,
  204. * so change to using mdelay() instead of msleep() if we
  205. * are in one of these paths */
  206. if (sm->in_suspend)
  207. mdelay(delay);
  208. else
  209. msleep(delay);
  210. }
  211. /* sm501_misc_control
  212. *
  213. * alters the miscellaneous control parameters
  214. */
  215. int sm501_misc_control(struct device *dev,
  216. unsigned long set, unsigned long clear)
  217. {
  218. struct sm501_devdata *sm = dev_get_drvdata(dev);
  219. unsigned long misc;
  220. unsigned long save;
  221. unsigned long to;
  222. spin_lock_irqsave(&sm->reg_lock, save);
  223. misc = smc501_readl(sm->regs + SM501_MISC_CONTROL);
  224. to = (misc & ~clear) | set;
  225. if (to != misc) {
  226. smc501_writel(to, sm->regs + SM501_MISC_CONTROL);
  227. sm501_sync_regs(sm);
  228. dev_dbg(sm->dev, "MISC_CONTROL %08lx\n", misc);
  229. }
  230. spin_unlock_irqrestore(&sm->reg_lock, save);
  231. return to;
  232. }
  233. EXPORT_SYMBOL_GPL(sm501_misc_control);
  234. /* sm501_modify_reg
  235. *
  236. * Modify a register in the SM501 which may be shared with other
  237. * drivers.
  238. */
  239. unsigned long sm501_modify_reg(struct device *dev,
  240. unsigned long reg,
  241. unsigned long set,
  242. unsigned long clear)
  243. {
  244. struct sm501_devdata *sm = dev_get_drvdata(dev);
  245. unsigned long data;
  246. unsigned long save;
  247. spin_lock_irqsave(&sm->reg_lock, save);
  248. data = smc501_readl(sm->regs + reg);
  249. data |= set;
  250. data &= ~clear;
  251. smc501_writel(data, sm->regs + reg);
  252. sm501_sync_regs(sm);
  253. spin_unlock_irqrestore(&sm->reg_lock, save);
  254. return data;
  255. }
  256. EXPORT_SYMBOL_GPL(sm501_modify_reg);
  257. /* sm501_unit_power
  258. *
  259. * alters the power active gate to set specific units on or off
  260. */
  261. int sm501_unit_power(struct device *dev, unsigned int unit, unsigned int to)
  262. {
  263. struct sm501_devdata *sm = dev_get_drvdata(dev);
  264. unsigned long mode;
  265. unsigned long gate;
  266. unsigned long clock;
  267. mutex_lock(&sm->clock_lock);
  268. mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  269. gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  270. clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  271. mode &= 3; /* get current power mode */
  272. if (unit >= ARRAY_SIZE(sm->unit_power)) {
  273. dev_err(dev, "%s: bad unit %d\n", __func__, unit);
  274. goto already;
  275. }
  276. dev_dbg(sm->dev, "%s: unit %d, cur %d, to %d\n", __func__, unit,
  277. sm->unit_power[unit], to);
  278. if (to == 0 && sm->unit_power[unit] == 0) {
  279. dev_err(sm->dev, "unit %d is already shutdown\n", unit);
  280. goto already;
  281. }
  282. sm->unit_power[unit] += to ? 1 : -1;
  283. to = sm->unit_power[unit] ? 1 : 0;
  284. if (to) {
  285. if (gate & (1 << unit))
  286. goto already;
  287. gate |= (1 << unit);
  288. } else {
  289. if (!(gate & (1 << unit)))
  290. goto already;
  291. gate &= ~(1 << unit);
  292. }
  293. switch (mode) {
  294. case 1:
  295. smc501_writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  296. smc501_writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  297. mode = 0;
  298. break;
  299. case 2:
  300. case 0:
  301. smc501_writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  302. smc501_writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  303. mode = 1;
  304. break;
  305. default:
  306. gate = -1;
  307. goto already;
  308. }
  309. smc501_writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  310. sm501_sync_regs(sm);
  311. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  312. gate, clock, mode);
  313. sm501_mdelay(sm, 16);
  314. already:
  315. mutex_unlock(&sm->clock_lock);
  316. return gate;
  317. }
  318. EXPORT_SYMBOL_GPL(sm501_unit_power);
  319. /* clock value structure. */
  320. struct sm501_clock {
  321. unsigned long mclk;
  322. int divider;
  323. int shift;
  324. unsigned int m, n, k;
  325. };
  326. /* sm501_calc_clock
  327. *
  328. * Calculates the nearest discrete clock frequency that
  329. * can be achieved with the specified input clock.
  330. * the maximum divisor is 3 or 5
  331. */
  332. static int sm501_calc_clock(unsigned long freq,
  333. struct sm501_clock *clock,
  334. int max_div,
  335. unsigned long mclk,
  336. long *best_diff)
  337. {
  338. int ret = 0;
  339. int divider;
  340. int shift;
  341. long diff;
  342. /* try dividers 1 and 3 for CRT and for panel,
  343. try divider 5 for panel only.*/
  344. for (divider = 1; divider <= max_div; divider += 2) {
  345. /* try all 8 shift values.*/
  346. for (shift = 0; shift < 8; shift++) {
  347. /* Calculate difference to requested clock */
  348. diff = DIV_ROUND_CLOSEST(mclk, divider << shift) - freq;
  349. if (diff < 0)
  350. diff = -diff;
  351. /* If it is less than the current, use it */
  352. if (diff < *best_diff) {
  353. *best_diff = diff;
  354. clock->mclk = mclk;
  355. clock->divider = divider;
  356. clock->shift = shift;
  357. ret = 1;
  358. }
  359. }
  360. }
  361. return ret;
  362. }
  363. /* sm501_calc_pll
  364. *
  365. * Calculates the nearest discrete clock frequency that can be
  366. * achieved using the programmable PLL.
  367. * the maximum divisor is 3 or 5
  368. */
  369. static unsigned long sm501_calc_pll(unsigned long freq,
  370. struct sm501_clock *clock,
  371. int max_div)
  372. {
  373. unsigned long mclk;
  374. unsigned int m, n, k;
  375. long best_diff = 999999999;
  376. /*
  377. * The SM502 datasheet doesn't specify the min/max values for M and N.
  378. * N = 1 at least doesn't work in practice.
  379. */
  380. for (m = 2; m <= 255; m++) {
  381. for (n = 2; n <= 127; n++) {
  382. for (k = 0; k <= 1; k++) {
  383. mclk = (24000000UL * m / n) >> k;
  384. if (sm501_calc_clock(freq, clock, max_div,
  385. mclk, &best_diff)) {
  386. clock->m = m;
  387. clock->n = n;
  388. clock->k = k;
  389. }
  390. }
  391. }
  392. }
  393. /* Return best clock. */
  394. return clock->mclk / (clock->divider << clock->shift);
  395. }
  396. /* sm501_select_clock
  397. *
  398. * Calculates the nearest discrete clock frequency that can be
  399. * achieved using the 288MHz and 336MHz PLLs.
  400. * the maximum divisor is 3 or 5
  401. */
  402. static unsigned long sm501_select_clock(unsigned long freq,
  403. struct sm501_clock *clock,
  404. int max_div)
  405. {
  406. unsigned long mclk;
  407. long best_diff = 999999999;
  408. /* Try 288MHz and 336MHz clocks. */
  409. for (mclk = 288000000; mclk <= 336000000; mclk += 48000000) {
  410. sm501_calc_clock(freq, clock, max_div, mclk, &best_diff);
  411. }
  412. /* Return best clock. */
  413. return clock->mclk / (clock->divider << clock->shift);
  414. }
  415. /* sm501_set_clock
  416. *
  417. * set one of the four clock sources to the closest available frequency to
  418. * the one specified
  419. */
  420. unsigned long sm501_set_clock(struct device *dev,
  421. int clksrc,
  422. unsigned long req_freq)
  423. {
  424. struct sm501_devdata *sm = dev_get_drvdata(dev);
  425. unsigned long mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  426. unsigned long gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  427. unsigned long clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  428. unsigned int pll_reg = 0;
  429. unsigned long sm501_freq; /* the actual frequency achieved */
  430. u64 reg;
  431. struct sm501_clock to;
  432. /* find achivable discrete frequency and setup register value
  433. * accordingly, V2XCLK, MCLK and M1XCLK are the same P2XCLK
  434. * has an extra bit for the divider */
  435. switch (clksrc) {
  436. case SM501_CLOCK_P2XCLK:
  437. /* This clock is divided in half so to achieve the
  438. * requested frequency the value must be multiplied by
  439. * 2. This clock also has an additional pre divisor */
  440. if (sm->rev >= 0xC0) {
  441. /* SM502 -> use the programmable PLL */
  442. sm501_freq = (sm501_calc_pll(2 * req_freq,
  443. &to, 5) / 2);
  444. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  445. if (to.divider == 3)
  446. reg |= 0x08; /* /3 divider required */
  447. else if (to.divider == 5)
  448. reg |= 0x10; /* /5 divider required */
  449. reg |= 0x40; /* select the programmable PLL */
  450. pll_reg = 0x20000 | (to.k << 15) | (to.n << 8) | to.m;
  451. } else {
  452. sm501_freq = (sm501_select_clock(2 * req_freq,
  453. &to, 5) / 2);
  454. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  455. if (to.divider == 3)
  456. reg |= 0x08; /* /3 divider required */
  457. else if (to.divider == 5)
  458. reg |= 0x10; /* /5 divider required */
  459. if (to.mclk != 288000000)
  460. reg |= 0x20; /* which mclk pll is source */
  461. }
  462. break;
  463. case SM501_CLOCK_V2XCLK:
  464. /* This clock is divided in half so to achieve the
  465. * requested frequency the value must be multiplied by 2. */
  466. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  467. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  468. if (to.divider == 3)
  469. reg |= 0x08; /* /3 divider required */
  470. if (to.mclk != 288000000)
  471. reg |= 0x10; /* which mclk pll is source */
  472. break;
  473. case SM501_CLOCK_MCLK:
  474. case SM501_CLOCK_M1XCLK:
  475. /* These clocks are the same and not further divided */
  476. sm501_freq = sm501_select_clock( req_freq, &to, 3);
  477. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  478. if (to.divider == 3)
  479. reg |= 0x08; /* /3 divider required */
  480. if (to.mclk != 288000000)
  481. reg |= 0x10; /* which mclk pll is source */
  482. break;
  483. default:
  484. return 0; /* this is bad */
  485. }
  486. mutex_lock(&sm->clock_lock);
  487. mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  488. gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  489. clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  490. clock = clock & ~(0xFF << clksrc);
  491. clock |= reg<<clksrc;
  492. mode &= 3; /* find current mode */
  493. switch (mode) {
  494. case 1:
  495. smc501_writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  496. smc501_writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  497. mode = 0;
  498. break;
  499. case 2:
  500. case 0:
  501. smc501_writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  502. smc501_writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  503. mode = 1;
  504. break;
  505. default:
  506. mutex_unlock(&sm->clock_lock);
  507. return -1;
  508. }
  509. smc501_writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  510. if (pll_reg)
  511. smc501_writel(pll_reg,
  512. sm->regs + SM501_PROGRAMMABLE_PLL_CONTROL);
  513. sm501_sync_regs(sm);
  514. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  515. gate, clock, mode);
  516. sm501_mdelay(sm, 16);
  517. mutex_unlock(&sm->clock_lock);
  518. sm501_dump_clk(sm);
  519. return sm501_freq;
  520. }
  521. EXPORT_SYMBOL_GPL(sm501_set_clock);
  522. /* sm501_find_clock
  523. *
  524. * finds the closest available frequency for a given clock
  525. */
  526. unsigned long sm501_find_clock(struct device *dev,
  527. int clksrc,
  528. unsigned long req_freq)
  529. {
  530. struct sm501_devdata *sm = dev_get_drvdata(dev);
  531. unsigned long sm501_freq; /* the frequency achieveable by the 501 */
  532. struct sm501_clock to;
  533. switch (clksrc) {
  534. case SM501_CLOCK_P2XCLK:
  535. if (sm->rev >= 0xC0) {
  536. /* SM502 -> use the programmable PLL */
  537. sm501_freq = (sm501_calc_pll(2 * req_freq,
  538. &to, 5) / 2);
  539. } else {
  540. sm501_freq = (sm501_select_clock(2 * req_freq,
  541. &to, 5) / 2);
  542. }
  543. break;
  544. case SM501_CLOCK_V2XCLK:
  545. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  546. break;
  547. case SM501_CLOCK_MCLK:
  548. case SM501_CLOCK_M1XCLK:
  549. sm501_freq = sm501_select_clock(req_freq, &to, 3);
  550. break;
  551. default:
  552. sm501_freq = 0; /* error */
  553. }
  554. return sm501_freq;
  555. }
  556. EXPORT_SYMBOL_GPL(sm501_find_clock);
  557. static struct sm501_device *to_sm_device(struct platform_device *pdev)
  558. {
  559. return container_of(pdev, struct sm501_device, pdev);
  560. }
  561. /* sm501_device_release
  562. *
  563. * A release function for the platform devices we create to allow us to
  564. * free any items we allocated
  565. */
  566. static void sm501_device_release(struct device *dev)
  567. {
  568. kfree(to_sm_device(to_platform_device(dev)));
  569. }
  570. /* sm501_create_subdev
  571. *
  572. * Create a skeleton platform device with resources for passing to a
  573. * sub-driver
  574. */
  575. static struct platform_device *
  576. sm501_create_subdev(struct sm501_devdata *sm, char *name,
  577. unsigned int res_count, unsigned int platform_data_size)
  578. {
  579. struct sm501_device *smdev;
  580. smdev = kzalloc(sizeof(struct sm501_device) +
  581. (sizeof(struct resource) * res_count) +
  582. platform_data_size, GFP_KERNEL);
  583. if (!smdev)
  584. return NULL;
  585. smdev->pdev.dev.release = sm501_device_release;
  586. smdev->pdev.name = name;
  587. smdev->pdev.id = sm->pdev_id;
  588. smdev->pdev.dev.parent = sm->dev;
  589. smdev->pdev.dev.coherent_dma_mask = 0xffffffff;
  590. if (res_count) {
  591. smdev->pdev.resource = (struct resource *)(smdev+1);
  592. smdev->pdev.num_resources = res_count;
  593. }
  594. if (platform_data_size)
  595. smdev->pdev.dev.platform_data = (void *)(smdev+1);
  596. return &smdev->pdev;
  597. }
  598. /* sm501_register_device
  599. *
  600. * Register a platform device created with sm501_create_subdev()
  601. */
  602. static int sm501_register_device(struct sm501_devdata *sm,
  603. struct platform_device *pdev)
  604. {
  605. struct sm501_device *smdev = to_sm_device(pdev);
  606. int ptr;
  607. int ret;
  608. for (ptr = 0; ptr < pdev->num_resources; ptr++) {
  609. printk(KERN_DEBUG "%s[%d] %pR\n",
  610. pdev->name, ptr, &pdev->resource[ptr]);
  611. }
  612. ret = platform_device_register(pdev);
  613. if (ret >= 0) {
  614. dev_dbg(sm->dev, "registered %s\n", pdev->name);
  615. list_add_tail(&smdev->list, &sm->devices);
  616. } else
  617. dev_err(sm->dev, "error registering %s (%d)\n",
  618. pdev->name, ret);
  619. return ret;
  620. }
  621. /* sm501_create_subio
  622. *
  623. * Fill in an IO resource for a sub device
  624. */
  625. static void sm501_create_subio(struct sm501_devdata *sm,
  626. struct resource *res,
  627. resource_size_t offs,
  628. resource_size_t size)
  629. {
  630. res->flags = IORESOURCE_MEM;
  631. res->parent = sm->io_res;
  632. res->start = sm->io_res->start + offs;
  633. res->end = res->start + size - 1;
  634. }
  635. /* sm501_create_mem
  636. *
  637. * Fill in an MEM resource for a sub device
  638. */
  639. static void sm501_create_mem(struct sm501_devdata *sm,
  640. struct resource *res,
  641. resource_size_t *offs,
  642. resource_size_t size)
  643. {
  644. *offs -= size; /* adjust memory size */
  645. res->flags = IORESOURCE_MEM;
  646. res->parent = sm->mem_res;
  647. res->start = sm->mem_res->start + *offs;
  648. res->end = res->start + size - 1;
  649. }
  650. /* sm501_create_irq
  651. *
  652. * Fill in an IRQ resource for a sub device
  653. */
  654. static void sm501_create_irq(struct sm501_devdata *sm,
  655. struct resource *res)
  656. {
  657. res->flags = IORESOURCE_IRQ;
  658. res->parent = NULL;
  659. res->start = res->end = sm->irq;
  660. }
  661. static int sm501_register_usbhost(struct sm501_devdata *sm,
  662. resource_size_t *mem_avail)
  663. {
  664. struct platform_device *pdev;
  665. pdev = sm501_create_subdev(sm, "sm501-usb", 3, 0);
  666. if (!pdev)
  667. return -ENOMEM;
  668. sm501_create_subio(sm, &pdev->resource[0], 0x40000, 0x20000);
  669. sm501_create_mem(sm, &pdev->resource[1], mem_avail, 256*1024);
  670. sm501_create_irq(sm, &pdev->resource[2]);
  671. return sm501_register_device(sm, pdev);
  672. }
  673. static void sm501_setup_uart_data(struct sm501_devdata *sm,
  674. struct plat_serial8250_port *uart_data,
  675. unsigned int offset)
  676. {
  677. uart_data->membase = sm->regs + offset;
  678. uart_data->mapbase = sm->io_res->start + offset;
  679. uart_data->iotype = UPIO_MEM;
  680. uart_data->irq = sm->irq;
  681. uart_data->flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ;
  682. uart_data->regshift = 2;
  683. uart_data->uartclk = (9600 * 16);
  684. }
  685. static int sm501_register_uart(struct sm501_devdata *sm, int devices)
  686. {
  687. struct platform_device *pdev;
  688. struct plat_serial8250_port *uart_data;
  689. pdev = sm501_create_subdev(sm, "serial8250", 0,
  690. sizeof(struct plat_serial8250_port) * 3);
  691. if (!pdev)
  692. return -ENOMEM;
  693. uart_data = dev_get_platdata(&pdev->dev);
  694. if (devices & SM501_USE_UART0) {
  695. sm501_setup_uart_data(sm, uart_data++, 0x30000);
  696. sm501_unit_power(sm->dev, SM501_GATE_UART0, 1);
  697. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 12, 0);
  698. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x01e0, 0);
  699. }
  700. if (devices & SM501_USE_UART1) {
  701. sm501_setup_uart_data(sm, uart_data++, 0x30020);
  702. sm501_unit_power(sm->dev, SM501_GATE_UART1, 1);
  703. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 13, 0);
  704. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x1e00, 0);
  705. }
  706. pdev->id = PLAT8250_DEV_SM501;
  707. return sm501_register_device(sm, pdev);
  708. }
  709. static int sm501_register_display(struct sm501_devdata *sm,
  710. resource_size_t *mem_avail)
  711. {
  712. struct platform_device *pdev;
  713. pdev = sm501_create_subdev(sm, "sm501-fb", 4, 0);
  714. if (!pdev)
  715. return -ENOMEM;
  716. sm501_create_subio(sm, &pdev->resource[0], 0x80000, 0x10000);
  717. sm501_create_subio(sm, &pdev->resource[1], 0x100000, 0x50000);
  718. sm501_create_mem(sm, &pdev->resource[2], mem_avail, *mem_avail);
  719. sm501_create_irq(sm, &pdev->resource[3]);
  720. return sm501_register_device(sm, pdev);
  721. }
  722. #ifdef CONFIG_MFD_SM501_GPIO
  723. static inline struct sm501_devdata *sm501_gpio_to_dev(struct sm501_gpio *gpio)
  724. {
  725. return container_of(gpio, struct sm501_devdata, gpio);
  726. }
  727. static int sm501_gpio_get(struct gpio_chip *chip, unsigned offset)
  728. {
  729. struct sm501_gpio_chip *smgpio = gpiochip_get_data(chip);
  730. unsigned long result;
  731. result = smc501_readl(smgpio->regbase + SM501_GPIO_DATA_LOW);
  732. result >>= offset;
  733. return result & 1UL;
  734. }
  735. static void sm501_gpio_ensure_gpio(struct sm501_gpio_chip *smchip,
  736. unsigned long bit)
  737. {
  738. unsigned long ctrl;
  739. /* check and modify if this pin is not set as gpio. */
  740. if (smc501_readl(smchip->control) & bit) {
  741. dev_info(sm501_gpio_to_dev(smchip->ourgpio)->dev,
  742. "changing mode of gpio, bit %08lx\n", bit);
  743. ctrl = smc501_readl(smchip->control);
  744. ctrl &= ~bit;
  745. smc501_writel(ctrl, smchip->control);
  746. sm501_sync_regs(sm501_gpio_to_dev(smchip->ourgpio));
  747. }
  748. }
  749. static void sm501_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  750. {
  751. struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
  752. struct sm501_gpio *smgpio = smchip->ourgpio;
  753. unsigned long bit = 1 << offset;
  754. void __iomem *regs = smchip->regbase;
  755. unsigned long save;
  756. unsigned long val;
  757. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  758. __func__, chip, offset);
  759. spin_lock_irqsave(&smgpio->lock, save);
  760. val = smc501_readl(regs + SM501_GPIO_DATA_LOW) & ~bit;
  761. if (value)
  762. val |= bit;
  763. smc501_writel(val, regs);
  764. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  765. sm501_gpio_ensure_gpio(smchip, bit);
  766. spin_unlock_irqrestore(&smgpio->lock, save);
  767. }
  768. static int sm501_gpio_input(struct gpio_chip *chip, unsigned offset)
  769. {
  770. struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
  771. struct sm501_gpio *smgpio = smchip->ourgpio;
  772. void __iomem *regs = smchip->regbase;
  773. unsigned long bit = 1 << offset;
  774. unsigned long save;
  775. unsigned long ddr;
  776. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  777. __func__, chip, offset);
  778. spin_lock_irqsave(&smgpio->lock, save);
  779. ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW);
  780. smc501_writel(ddr & ~bit, regs + SM501_GPIO_DDR_LOW);
  781. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  782. sm501_gpio_ensure_gpio(smchip, bit);
  783. spin_unlock_irqrestore(&smgpio->lock, save);
  784. return 0;
  785. }
  786. static int sm501_gpio_output(struct gpio_chip *chip,
  787. unsigned offset, int value)
  788. {
  789. struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
  790. struct sm501_gpio *smgpio = smchip->ourgpio;
  791. unsigned long bit = 1 << offset;
  792. void __iomem *regs = smchip->regbase;
  793. unsigned long save;
  794. unsigned long val;
  795. unsigned long ddr;
  796. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d,%d)\n",
  797. __func__, chip, offset, value);
  798. spin_lock_irqsave(&smgpio->lock, save);
  799. val = smc501_readl(regs + SM501_GPIO_DATA_LOW);
  800. if (value)
  801. val |= bit;
  802. else
  803. val &= ~bit;
  804. smc501_writel(val, regs);
  805. ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW);
  806. smc501_writel(ddr | bit, regs + SM501_GPIO_DDR_LOW);
  807. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  808. smc501_writel(val, regs + SM501_GPIO_DATA_LOW);
  809. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  810. spin_unlock_irqrestore(&smgpio->lock, save);
  811. return 0;
  812. }
  813. static const struct gpio_chip gpio_chip_template = {
  814. .ngpio = 32,
  815. .direction_input = sm501_gpio_input,
  816. .direction_output = sm501_gpio_output,
  817. .set = sm501_gpio_set,
  818. .get = sm501_gpio_get,
  819. };
  820. static int sm501_gpio_register_chip(struct sm501_devdata *sm,
  821. struct sm501_gpio *gpio,
  822. struct sm501_gpio_chip *chip)
  823. {
  824. struct sm501_platdata *pdata = sm->platdata;
  825. struct gpio_chip *gchip = &chip->gpio;
  826. int base = pdata->gpio_base;
  827. chip->gpio = gpio_chip_template;
  828. if (chip == &gpio->high) {
  829. if (base > 0)
  830. base += 32;
  831. chip->regbase = gpio->regs + SM501_GPIO_DATA_HIGH;
  832. chip->control = sm->regs + SM501_GPIO63_32_CONTROL;
  833. gchip->label = "SM501-HIGH";
  834. } else {
  835. chip->regbase = gpio->regs + SM501_GPIO_DATA_LOW;
  836. chip->control = sm->regs + SM501_GPIO31_0_CONTROL;
  837. gchip->label = "SM501-LOW";
  838. }
  839. gchip->base = base;
  840. chip->ourgpio = gpio;
  841. return gpiochip_add_data(gchip, chip);
  842. }
  843. static int sm501_register_gpio(struct sm501_devdata *sm)
  844. {
  845. struct sm501_gpio *gpio = &sm->gpio;
  846. resource_size_t iobase = sm->io_res->start + SM501_GPIO;
  847. int ret;
  848. dev_dbg(sm->dev, "registering gpio block %08llx\n",
  849. (unsigned long long)iobase);
  850. spin_lock_init(&gpio->lock);
  851. gpio->regs_res = request_mem_region(iobase, 0x20, "sm501-gpio");
  852. if (!gpio->regs_res) {
  853. dev_err(sm->dev, "gpio: failed to request region\n");
  854. return -ENXIO;
  855. }
  856. gpio->regs = ioremap(iobase, 0x20);
  857. if (!gpio->regs) {
  858. dev_err(sm->dev, "gpio: failed to remap registers\n");
  859. ret = -ENXIO;
  860. goto err_claimed;
  861. }
  862. /* Register both our chips. */
  863. ret = sm501_gpio_register_chip(sm, gpio, &gpio->low);
  864. if (ret) {
  865. dev_err(sm->dev, "failed to add low chip\n");
  866. goto err_mapped;
  867. }
  868. ret = sm501_gpio_register_chip(sm, gpio, &gpio->high);
  869. if (ret) {
  870. dev_err(sm->dev, "failed to add high chip\n");
  871. goto err_low_chip;
  872. }
  873. gpio->registered = 1;
  874. return 0;
  875. err_low_chip:
  876. gpiochip_remove(&gpio->low.gpio);
  877. err_mapped:
  878. iounmap(gpio->regs);
  879. err_claimed:
  880. release_resource(gpio->regs_res);
  881. kfree(gpio->regs_res);
  882. return ret;
  883. }
  884. static void sm501_gpio_remove(struct sm501_devdata *sm)
  885. {
  886. struct sm501_gpio *gpio = &sm->gpio;
  887. if (!sm->gpio.registered)
  888. return;
  889. gpiochip_remove(&gpio->low.gpio);
  890. gpiochip_remove(&gpio->high.gpio);
  891. iounmap(gpio->regs);
  892. release_resource(gpio->regs_res);
  893. kfree(gpio->regs_res);
  894. }
  895. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  896. {
  897. return sm->gpio.registered;
  898. }
  899. #else
  900. static inline int sm501_register_gpio(struct sm501_devdata *sm)
  901. {
  902. return 0;
  903. }
  904. static inline void sm501_gpio_remove(struct sm501_devdata *sm)
  905. {
  906. }
  907. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  908. {
  909. return 0;
  910. }
  911. #endif
  912. static int sm501_register_gpio_i2c_instance(struct sm501_devdata *sm,
  913. struct sm501_platdata_gpio_i2c *iic)
  914. {
  915. struct i2c_gpio_platform_data *icd;
  916. struct platform_device *pdev;
  917. struct gpiod_lookup_table *lookup;
  918. pdev = sm501_create_subdev(sm, "i2c-gpio", 0,
  919. sizeof(struct i2c_gpio_platform_data));
  920. if (!pdev)
  921. return -ENOMEM;
  922. /* Create a gpiod lookup using gpiochip-local offsets */
  923. lookup = devm_kzalloc(&pdev->dev,
  924. sizeof(*lookup) + 3 * sizeof(struct gpiod_lookup),
  925. GFP_KERNEL);
  926. if (!lookup)
  927. return -ENOMEM;
  928. lookup->dev_id = "i2c-gpio";
  929. if (iic->pin_sda < 32)
  930. lookup->table[0].chip_label = "SM501-LOW";
  931. else
  932. lookup->table[0].chip_label = "SM501-HIGH";
  933. lookup->table[0].chip_hwnum = iic->pin_sda % 32;
  934. lookup->table[0].con_id = NULL;
  935. lookup->table[0].idx = 0;
  936. lookup->table[0].flags = GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN;
  937. if (iic->pin_scl < 32)
  938. lookup->table[1].chip_label = "SM501-LOW";
  939. else
  940. lookup->table[1].chip_label = "SM501-HIGH";
  941. lookup->table[1].chip_hwnum = iic->pin_scl % 32;
  942. lookup->table[1].con_id = NULL;
  943. lookup->table[1].idx = 1;
  944. lookup->table[1].flags = GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN;
  945. gpiod_add_lookup_table(lookup);
  946. icd = dev_get_platdata(&pdev->dev);
  947. icd->timeout = iic->timeout;
  948. icd->udelay = iic->udelay;
  949. /* note, we can't use either of the pin numbers, as the i2c-gpio
  950. * driver uses the platform.id field to generate the bus number
  951. * to register with the i2c core; The i2c core doesn't have enough
  952. * entries to deal with anything we currently use.
  953. */
  954. pdev->id = iic->bus_num;
  955. dev_info(sm->dev, "registering i2c-%d: sda=%d, scl=%d\n",
  956. iic->bus_num,
  957. iic->pin_sda, iic->pin_scl);
  958. return sm501_register_device(sm, pdev);
  959. }
  960. static int sm501_register_gpio_i2c(struct sm501_devdata *sm,
  961. struct sm501_platdata *pdata)
  962. {
  963. struct sm501_platdata_gpio_i2c *iic = pdata->gpio_i2c;
  964. int index;
  965. int ret;
  966. for (index = 0; index < pdata->gpio_i2c_nr; index++, iic++) {
  967. ret = sm501_register_gpio_i2c_instance(sm, iic);
  968. if (ret < 0)
  969. return ret;
  970. }
  971. return 0;
  972. }
  973. /* sm501_dbg_regs
  974. *
  975. * Debug attribute to attach to parent device to show core registers
  976. */
  977. static ssize_t sm501_dbg_regs(struct device *dev,
  978. struct device_attribute *attr, char *buff)
  979. {
  980. struct sm501_devdata *sm = dev_get_drvdata(dev) ;
  981. unsigned int reg;
  982. char *ptr = buff;
  983. int ret;
  984. for (reg = 0x00; reg < 0x70; reg += 4) {
  985. ret = sprintf(ptr, "%08x = %08x\n",
  986. reg, smc501_readl(sm->regs + reg));
  987. ptr += ret;
  988. }
  989. return ptr - buff;
  990. }
  991. static DEVICE_ATTR(dbg_regs, 0444, sm501_dbg_regs, NULL);
  992. /* sm501_init_reg
  993. *
  994. * Helper function for the init code to setup a register
  995. *
  996. * clear the bits which are set in r->mask, and then set
  997. * the bits set in r->set.
  998. */
  999. static inline void sm501_init_reg(struct sm501_devdata *sm,
  1000. unsigned long reg,
  1001. struct sm501_reg_init *r)
  1002. {
  1003. unsigned long tmp;
  1004. tmp = smc501_readl(sm->regs + reg);
  1005. tmp &= ~r->mask;
  1006. tmp |= r->set;
  1007. smc501_writel(tmp, sm->regs + reg);
  1008. }
  1009. /* sm501_init_regs
  1010. *
  1011. * Setup core register values
  1012. */
  1013. static void sm501_init_regs(struct sm501_devdata *sm,
  1014. struct sm501_initdata *init)
  1015. {
  1016. sm501_misc_control(sm->dev,
  1017. init->misc_control.set,
  1018. init->misc_control.mask);
  1019. sm501_init_reg(sm, SM501_MISC_TIMING, &init->misc_timing);
  1020. sm501_init_reg(sm, SM501_GPIO31_0_CONTROL, &init->gpio_low);
  1021. sm501_init_reg(sm, SM501_GPIO63_32_CONTROL, &init->gpio_high);
  1022. if (init->m1xclk) {
  1023. dev_info(sm->dev, "setting M1XCLK to %ld\n", init->m1xclk);
  1024. sm501_set_clock(sm->dev, SM501_CLOCK_M1XCLK, init->m1xclk);
  1025. }
  1026. if (init->mclk) {
  1027. dev_info(sm->dev, "setting MCLK to %ld\n", init->mclk);
  1028. sm501_set_clock(sm->dev, SM501_CLOCK_MCLK, init->mclk);
  1029. }
  1030. }
  1031. /* Check the PLL sources for the M1CLK and M1XCLK
  1032. *
  1033. * If the M1CLK and M1XCLKs are not sourced from the same PLL, then
  1034. * there is a risk (see errata AB-5) that the SM501 will cease proper
  1035. * function. If this happens, then it is likely the SM501 will
  1036. * hang the system.
  1037. */
  1038. static int sm501_check_clocks(struct sm501_devdata *sm)
  1039. {
  1040. unsigned long pwrmode = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  1041. unsigned long msrc = (pwrmode & SM501_POWERMODE_M_SRC);
  1042. unsigned long m1src = (pwrmode & SM501_POWERMODE_M1_SRC);
  1043. return ((msrc == 0 && m1src != 0) || (msrc != 0 && m1src == 0));
  1044. }
  1045. static unsigned int sm501_mem_local[] = {
  1046. [0] = 4*1024*1024,
  1047. [1] = 8*1024*1024,
  1048. [2] = 16*1024*1024,
  1049. [3] = 32*1024*1024,
  1050. [4] = 64*1024*1024,
  1051. [5] = 2*1024*1024,
  1052. };
  1053. /* sm501_init_dev
  1054. *
  1055. * Common init code for an SM501
  1056. */
  1057. static int sm501_init_dev(struct sm501_devdata *sm)
  1058. {
  1059. struct sm501_initdata *idata;
  1060. struct sm501_platdata *pdata;
  1061. resource_size_t mem_avail;
  1062. unsigned long dramctrl;
  1063. unsigned long devid;
  1064. int ret;
  1065. mutex_init(&sm->clock_lock);
  1066. spin_lock_init(&sm->reg_lock);
  1067. INIT_LIST_HEAD(&sm->devices);
  1068. devid = smc501_readl(sm->regs + SM501_DEVICEID);
  1069. if ((devid & SM501_DEVICEID_IDMASK) != SM501_DEVICEID_SM501) {
  1070. dev_err(sm->dev, "incorrect device id %08lx\n", devid);
  1071. return -EINVAL;
  1072. }
  1073. /* disable irqs */
  1074. smc501_writel(0, sm->regs + SM501_IRQ_MASK);
  1075. dramctrl = smc501_readl(sm->regs + SM501_DRAM_CONTROL);
  1076. mem_avail = sm501_mem_local[(dramctrl >> 13) & 0x7];
  1077. dev_info(sm->dev, "SM501 At %p: Version %08lx, %ld Mb, IRQ %d\n",
  1078. sm->regs, devid, (unsigned long)mem_avail >> 20, sm->irq);
  1079. sm->rev = devid & SM501_DEVICEID_REVMASK;
  1080. sm501_dump_gate(sm);
  1081. ret = device_create_file(sm->dev, &dev_attr_dbg_regs);
  1082. if (ret)
  1083. dev_err(sm->dev, "failed to create debug regs file\n");
  1084. sm501_dump_clk(sm);
  1085. /* check to see if we have some device initialisation */
  1086. pdata = sm->platdata;
  1087. idata = pdata ? pdata->init : NULL;
  1088. if (idata) {
  1089. sm501_init_regs(sm, idata);
  1090. if (idata->devices & SM501_USE_USB_HOST)
  1091. sm501_register_usbhost(sm, &mem_avail);
  1092. if (idata->devices & (SM501_USE_UART0 | SM501_USE_UART1))
  1093. sm501_register_uart(sm, idata->devices);
  1094. if (idata->devices & SM501_USE_GPIO)
  1095. sm501_register_gpio(sm);
  1096. }
  1097. if (pdata && pdata->gpio_i2c && pdata->gpio_i2c_nr > 0) {
  1098. if (!sm501_gpio_isregistered(sm))
  1099. dev_err(sm->dev, "no gpio available for i2c gpio.\n");
  1100. else
  1101. sm501_register_gpio_i2c(sm, pdata);
  1102. }
  1103. ret = sm501_check_clocks(sm);
  1104. if (ret) {
  1105. dev_err(sm->dev, "M1X and M clocks sourced from different "
  1106. "PLLs\n");
  1107. return -EINVAL;
  1108. }
  1109. /* always create a framebuffer */
  1110. sm501_register_display(sm, &mem_avail);
  1111. return 0;
  1112. }
  1113. static int sm501_plat_probe(struct platform_device *dev)
  1114. {
  1115. struct sm501_devdata *sm;
  1116. int ret;
  1117. sm = kzalloc(sizeof(*sm), GFP_KERNEL);
  1118. if (!sm) {
  1119. ret = -ENOMEM;
  1120. goto err1;
  1121. }
  1122. sm->dev = &dev->dev;
  1123. sm->pdev_id = dev->id;
  1124. sm->platdata = dev_get_platdata(&dev->dev);
  1125. ret = platform_get_irq(dev, 0);
  1126. if (ret < 0) {
  1127. dev_err(&dev->dev, "failed to get irq resource\n");
  1128. goto err_res;
  1129. }
  1130. sm->irq = ret;
  1131. sm->io_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
  1132. sm->mem_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  1133. if (!sm->io_res || !sm->mem_res) {
  1134. dev_err(&dev->dev, "failed to get IO resource\n");
  1135. ret = -ENOENT;
  1136. goto err_res;
  1137. }
  1138. sm->regs_claim = request_mem_region(sm->io_res->start,
  1139. 0x100, "sm501");
  1140. if (!sm->regs_claim) {
  1141. dev_err(&dev->dev, "cannot claim registers\n");
  1142. ret = -EBUSY;
  1143. goto err_res;
  1144. }
  1145. platform_set_drvdata(dev, sm);
  1146. sm->regs = ioremap(sm->io_res->start, resource_size(sm->io_res));
  1147. if (!sm->regs) {
  1148. dev_err(&dev->dev, "cannot remap registers\n");
  1149. ret = -EIO;
  1150. goto err_claim;
  1151. }
  1152. ret = sm501_init_dev(sm);
  1153. if (ret)
  1154. goto err_unmap;
  1155. return 0;
  1156. err_unmap:
  1157. iounmap(sm->regs);
  1158. err_claim:
  1159. release_resource(sm->regs_claim);
  1160. kfree(sm->regs_claim);
  1161. err_res:
  1162. kfree(sm);
  1163. err1:
  1164. return ret;
  1165. }
  1166. #ifdef CONFIG_PM
  1167. /* power management support */
  1168. static void sm501_set_power(struct sm501_devdata *sm, int on)
  1169. {
  1170. struct sm501_platdata *pd = sm->platdata;
  1171. if (!pd)
  1172. return;
  1173. if (pd->get_power) {
  1174. if (pd->get_power(sm->dev) == on) {
  1175. dev_dbg(sm->dev, "is already %d\n", on);
  1176. return;
  1177. }
  1178. }
  1179. if (pd->set_power) {
  1180. dev_dbg(sm->dev, "setting power to %d\n", on);
  1181. pd->set_power(sm->dev, on);
  1182. sm501_mdelay(sm, 10);
  1183. }
  1184. }
  1185. static int sm501_plat_suspend(struct platform_device *pdev, pm_message_t state)
  1186. {
  1187. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1188. sm->in_suspend = 1;
  1189. sm->pm_misc = smc501_readl(sm->regs + SM501_MISC_CONTROL);
  1190. sm501_dump_regs(sm);
  1191. if (sm->platdata) {
  1192. if (sm->platdata->flags & SM501_FLAG_SUSPEND_OFF)
  1193. sm501_set_power(sm, 0);
  1194. }
  1195. return 0;
  1196. }
  1197. static int sm501_plat_resume(struct platform_device *pdev)
  1198. {
  1199. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1200. sm501_set_power(sm, 1);
  1201. sm501_dump_regs(sm);
  1202. sm501_dump_gate(sm);
  1203. sm501_dump_clk(sm);
  1204. /* check to see if we are in the same state as when suspended */
  1205. if (smc501_readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) {
  1206. dev_info(sm->dev, "SM501_MISC_CONTROL changed over sleep\n");
  1207. smc501_writel(sm->pm_misc, sm->regs + SM501_MISC_CONTROL);
  1208. /* our suspend causes the controller state to change,
  1209. * either by something attempting setup, power loss,
  1210. * or an external reset event on power change */
  1211. if (sm->platdata && sm->platdata->init) {
  1212. sm501_init_regs(sm, sm->platdata->init);
  1213. }
  1214. }
  1215. /* dump our state from resume */
  1216. sm501_dump_regs(sm);
  1217. sm501_dump_clk(sm);
  1218. sm->in_suspend = 0;
  1219. return 0;
  1220. }
  1221. #else
  1222. #define sm501_plat_suspend NULL
  1223. #define sm501_plat_resume NULL
  1224. #endif
  1225. /* Initialisation data for PCI devices */
  1226. static struct sm501_initdata sm501_pci_initdata = {
  1227. .gpio_high = {
  1228. .set = 0x3F000000, /* 24bit panel */
  1229. .mask = 0x0,
  1230. },
  1231. .misc_timing = {
  1232. .set = 0x010100, /* SDRAM timing */
  1233. .mask = 0x1F1F00,
  1234. },
  1235. .misc_control = {
  1236. .set = SM501_MISC_PNL_24BIT,
  1237. .mask = 0,
  1238. },
  1239. .devices = SM501_USE_ALL,
  1240. /* Errata AB-3 says that 72MHz is the fastest available
  1241. * for 33MHZ PCI with proper bus-mastering operation */
  1242. .mclk = 72 * MHZ,
  1243. .m1xclk = 144 * MHZ,
  1244. };
  1245. static struct sm501_platdata_fbsub sm501_pdata_fbsub = {
  1246. .flags = (SM501FB_FLAG_USE_INIT_MODE |
  1247. SM501FB_FLAG_USE_HWCURSOR |
  1248. SM501FB_FLAG_USE_HWACCEL |
  1249. SM501FB_FLAG_DISABLE_AT_EXIT),
  1250. };
  1251. static struct sm501_platdata_fb sm501_fb_pdata = {
  1252. .fb_route = SM501_FB_OWN,
  1253. .fb_crt = &sm501_pdata_fbsub,
  1254. .fb_pnl = &sm501_pdata_fbsub,
  1255. };
  1256. static struct sm501_platdata sm501_pci_platdata = {
  1257. .init = &sm501_pci_initdata,
  1258. .fb = &sm501_fb_pdata,
  1259. .gpio_base = -1,
  1260. };
  1261. static int sm501_pci_probe(struct pci_dev *dev,
  1262. const struct pci_device_id *id)
  1263. {
  1264. struct sm501_devdata *sm;
  1265. int err;
  1266. sm = kzalloc(sizeof(*sm), GFP_KERNEL);
  1267. if (!sm) {
  1268. err = -ENOMEM;
  1269. goto err1;
  1270. }
  1271. /* set a default set of platform data */
  1272. dev->dev.platform_data = sm->platdata = &sm501_pci_platdata;
  1273. /* set a hopefully unique id for our child platform devices */
  1274. sm->pdev_id = 32 + dev->devfn;
  1275. pci_set_drvdata(dev, sm);
  1276. err = pci_enable_device(dev);
  1277. if (err) {
  1278. dev_err(&dev->dev, "cannot enable device\n");
  1279. goto err2;
  1280. }
  1281. sm->dev = &dev->dev;
  1282. sm->irq = dev->irq;
  1283. #ifdef __BIG_ENDIAN
  1284. /* if the system is big-endian, we most probably have a
  1285. * translation in the IO layer making the PCI bus little endian
  1286. * so make the framebuffer swapped pixels */
  1287. sm501_fb_pdata.flags |= SM501_FBPD_SWAP_FB_ENDIAN;
  1288. #endif
  1289. /* check our resources */
  1290. if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM)) {
  1291. dev_err(&dev->dev, "region #0 is not memory?\n");
  1292. err = -EINVAL;
  1293. goto err3;
  1294. }
  1295. if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM)) {
  1296. dev_err(&dev->dev, "region #1 is not memory?\n");
  1297. err = -EINVAL;
  1298. goto err3;
  1299. }
  1300. /* make our resources ready for sharing */
  1301. sm->io_res = &dev->resource[1];
  1302. sm->mem_res = &dev->resource[0];
  1303. sm->regs_claim = request_mem_region(sm->io_res->start,
  1304. 0x100, "sm501");
  1305. if (!sm->regs_claim) {
  1306. dev_err(&dev->dev, "cannot claim registers\n");
  1307. err= -EBUSY;
  1308. goto err3;
  1309. }
  1310. sm->regs = pci_ioremap_bar(dev, 1);
  1311. if (!sm->regs) {
  1312. dev_err(&dev->dev, "cannot remap registers\n");
  1313. err = -EIO;
  1314. goto err4;
  1315. }
  1316. sm501_init_dev(sm);
  1317. return 0;
  1318. err4:
  1319. release_resource(sm->regs_claim);
  1320. kfree(sm->regs_claim);
  1321. err3:
  1322. pci_disable_device(dev);
  1323. err2:
  1324. kfree(sm);
  1325. err1:
  1326. return err;
  1327. }
  1328. static void sm501_remove_sub(struct sm501_devdata *sm,
  1329. struct sm501_device *smdev)
  1330. {
  1331. list_del(&smdev->list);
  1332. platform_device_unregister(&smdev->pdev);
  1333. }
  1334. static void sm501_dev_remove(struct sm501_devdata *sm)
  1335. {
  1336. struct sm501_device *smdev, *tmp;
  1337. list_for_each_entry_safe(smdev, tmp, &sm->devices, list)
  1338. sm501_remove_sub(sm, smdev);
  1339. device_remove_file(sm->dev, &dev_attr_dbg_regs);
  1340. sm501_gpio_remove(sm);
  1341. }
  1342. static void sm501_pci_remove(struct pci_dev *dev)
  1343. {
  1344. struct sm501_devdata *sm = pci_get_drvdata(dev);
  1345. sm501_dev_remove(sm);
  1346. iounmap(sm->regs);
  1347. release_resource(sm->regs_claim);
  1348. kfree(sm->regs_claim);
  1349. pci_disable_device(dev);
  1350. }
  1351. static int sm501_plat_remove(struct platform_device *dev)
  1352. {
  1353. struct sm501_devdata *sm = platform_get_drvdata(dev);
  1354. sm501_dev_remove(sm);
  1355. iounmap(sm->regs);
  1356. release_resource(sm->regs_claim);
  1357. kfree(sm->regs_claim);
  1358. return 0;
  1359. }
  1360. static const struct pci_device_id sm501_pci_tbl[] = {
  1361. { 0x126f, 0x0501, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1362. { 0, },
  1363. };
  1364. MODULE_DEVICE_TABLE(pci, sm501_pci_tbl);
  1365. static struct pci_driver sm501_pci_driver = {
  1366. .name = "sm501",
  1367. .id_table = sm501_pci_tbl,
  1368. .probe = sm501_pci_probe,
  1369. .remove = sm501_pci_remove,
  1370. };
  1371. MODULE_ALIAS("platform:sm501");
  1372. static const struct of_device_id of_sm501_match_tbl[] = {
  1373. { .compatible = "smi,sm501", },
  1374. { /* end */ }
  1375. };
  1376. MODULE_DEVICE_TABLE(of, of_sm501_match_tbl);
  1377. static struct platform_driver sm501_plat_driver = {
  1378. .driver = {
  1379. .name = "sm501",
  1380. .of_match_table = of_sm501_match_tbl,
  1381. },
  1382. .probe = sm501_plat_probe,
  1383. .remove = sm501_plat_remove,
  1384. .suspend = sm501_plat_suspend,
  1385. .resume = sm501_plat_resume,
  1386. };
  1387. static int __init sm501_base_init(void)
  1388. {
  1389. platform_driver_register(&sm501_plat_driver);
  1390. return pci_register_driver(&sm501_pci_driver);
  1391. }
  1392. static void __exit sm501_base_exit(void)
  1393. {
  1394. platform_driver_unregister(&sm501_plat_driver);
  1395. pci_unregister_driver(&sm501_pci_driver);
  1396. }
  1397. module_init(sm501_base_init);
  1398. module_exit(sm501_base_exit);
  1399. MODULE_DESCRIPTION("SM501 Core Driver");
  1400. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Vincent Sanders");
  1401. MODULE_LICENSE("GPL v2");