bcm_sf2.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248
  1. /*
  2. * Broadcom Starfighter 2 DSA switch driver
  3. *
  4. * Copyright (C) 2014, Broadcom Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. */
  11. #include <linux/list.h>
  12. #include <linux/module.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/phy.h>
  17. #include <linux/phy_fixed.h>
  18. #include <linux/phylink.h>
  19. #include <linux/mii.h>
  20. #include <linux/of.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_net.h>
  24. #include <linux/of_mdio.h>
  25. #include <net/dsa.h>
  26. #include <linux/ethtool.h>
  27. #include <linux/if_bridge.h>
  28. #include <linux/brcmphy.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/platform_data/b53.h>
  31. #include "bcm_sf2.h"
  32. #include "bcm_sf2_regs.h"
  33. #include "b53/b53_priv.h"
  34. #include "b53/b53_regs.h"
  35. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  36. {
  37. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  38. unsigned int i;
  39. u32 reg, offset;
  40. /* Enable the port memories */
  41. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  42. reg &= ~P_TXQ_PSM_VDD(port);
  43. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  44. /* Enable forwarding */
  45. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  46. /* Enable IMP port in dumb mode */
  47. reg = core_readl(priv, CORE_SWITCH_CTRL);
  48. reg |= MII_DUMB_FWDG_EN;
  49. core_writel(priv, reg, CORE_SWITCH_CTRL);
  50. /* Configure Traffic Class to QoS mapping, allow each priority to map
  51. * to a different queue number
  52. */
  53. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  54. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  55. reg |= i << (PRT_TO_QID_SHIFT * i);
  56. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  57. b53_brcm_hdr_setup(ds, port);
  58. if (port == 8) {
  59. if (priv->type == BCM7445_DEVICE_ID)
  60. offset = CORE_STS_OVERRIDE_IMP;
  61. else
  62. offset = CORE_STS_OVERRIDE_IMP2;
  63. /* Force link status for IMP port */
  64. reg = core_readl(priv, offset);
  65. reg |= (MII_SW_OR | LINK_STS);
  66. reg &= ~GMII_SPEED_UP_2G;
  67. core_writel(priv, reg, offset);
  68. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  69. reg = core_readl(priv, CORE_IMP_CTL);
  70. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  71. reg &= ~(RX_DIS | TX_DIS);
  72. core_writel(priv, reg, CORE_IMP_CTL);
  73. } else {
  74. reg = core_readl(priv, CORE_G_PCTL_PORT(port));
  75. reg &= ~(RX_DIS | TX_DIS);
  76. core_writel(priv, reg, CORE_G_PCTL_PORT(port));
  77. }
  78. }
  79. static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
  80. {
  81. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  82. u32 reg;
  83. reg = reg_readl(priv, REG_SPHY_CNTRL);
  84. if (enable) {
  85. reg |= PHY_RESET;
  86. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | IDDQ_GLOBAL_PWR | CK25_DIS);
  87. reg_writel(priv, reg, REG_SPHY_CNTRL);
  88. udelay(21);
  89. reg = reg_readl(priv, REG_SPHY_CNTRL);
  90. reg &= ~PHY_RESET;
  91. } else {
  92. reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
  93. reg_writel(priv, reg, REG_SPHY_CNTRL);
  94. mdelay(1);
  95. reg |= CK25_DIS;
  96. }
  97. reg_writel(priv, reg, REG_SPHY_CNTRL);
  98. /* Use PHY-driven LED signaling */
  99. if (!enable) {
  100. reg = reg_readl(priv, REG_LED_CNTRL(0));
  101. reg |= SPDLNK_SRC_SEL;
  102. reg_writel(priv, reg, REG_LED_CNTRL(0));
  103. }
  104. }
  105. static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
  106. int port)
  107. {
  108. unsigned int off;
  109. switch (port) {
  110. case 7:
  111. off = P7_IRQ_OFF;
  112. break;
  113. case 0:
  114. /* Port 0 interrupts are located on the first bank */
  115. intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
  116. return;
  117. default:
  118. off = P_IRQ_OFF(port);
  119. break;
  120. }
  121. intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
  122. }
  123. static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
  124. int port)
  125. {
  126. unsigned int off;
  127. switch (port) {
  128. case 7:
  129. off = P7_IRQ_OFF;
  130. break;
  131. case 0:
  132. /* Port 0 interrupts are located on the first bank */
  133. intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
  134. intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
  135. return;
  136. default:
  137. off = P_IRQ_OFF(port);
  138. break;
  139. }
  140. intrl2_1_mask_set(priv, P_IRQ_MASK(off));
  141. intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
  142. }
  143. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  144. struct phy_device *phy)
  145. {
  146. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  147. unsigned int i;
  148. u32 reg;
  149. /* Clear the memory power down */
  150. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  151. reg &= ~P_TXQ_PSM_VDD(port);
  152. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  153. /* Enable Broadcom tags for that port if requested */
  154. if (priv->brcm_tag_mask & BIT(port))
  155. b53_brcm_hdr_setup(ds, port);
  156. /* Configure Traffic Class to QoS mapping, allow each priority to map
  157. * to a different queue number
  158. */
  159. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  160. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  161. reg |= i << (PRT_TO_QID_SHIFT * i);
  162. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  163. /* Re-enable the GPHY and re-apply workarounds */
  164. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
  165. bcm_sf2_gphy_enable_set(ds, true);
  166. if (phy) {
  167. /* if phy_stop() has been called before, phy
  168. * will be in halted state, and phy_start()
  169. * will call resume.
  170. *
  171. * the resume path does not configure back
  172. * autoneg settings, and since we hard reset
  173. * the phy manually here, we need to reset the
  174. * state machine also.
  175. */
  176. phy->state = PHY_READY;
  177. phy_init_hw(phy);
  178. }
  179. }
  180. /* Enable MoCA port interrupts to get notified */
  181. if (port == priv->moca_port)
  182. bcm_sf2_port_intr_enable(priv, port);
  183. /* Set per-queue pause threshold to 32 */
  184. core_writel(priv, 32, CORE_TXQ_THD_PAUSE_QN_PORT(port));
  185. /* Set ACB threshold to 24 */
  186. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++) {
  187. reg = acb_readl(priv, ACB_QUEUE_CFG(port *
  188. SF2_NUM_EGRESS_QUEUES + i));
  189. reg &= ~XOFF_THRESHOLD_MASK;
  190. reg |= 24;
  191. acb_writel(priv, reg, ACB_QUEUE_CFG(port *
  192. SF2_NUM_EGRESS_QUEUES + i));
  193. }
  194. return b53_enable_port(ds, port, phy);
  195. }
  196. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port,
  197. struct phy_device *phy)
  198. {
  199. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  200. u32 reg;
  201. /* Disable learning while in WoL mode */
  202. if (priv->wol_ports_mask & (1 << port)) {
  203. reg = core_readl(priv, CORE_DIS_LEARN);
  204. reg |= BIT(port);
  205. core_writel(priv, reg, CORE_DIS_LEARN);
  206. return;
  207. }
  208. if (port == priv->moca_port)
  209. bcm_sf2_port_intr_disable(priv, port);
  210. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
  211. bcm_sf2_gphy_enable_set(ds, false);
  212. b53_disable_port(ds, port, phy);
  213. /* Power down the port memory */
  214. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  215. reg |= P_TXQ_PSM_VDD(port);
  216. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  217. }
  218. static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
  219. int regnum, u16 val)
  220. {
  221. int ret = 0;
  222. u32 reg;
  223. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  224. reg |= MDIO_MASTER_SEL;
  225. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  226. /* Page << 8 | offset */
  227. reg = 0x70;
  228. reg <<= 2;
  229. core_writel(priv, addr, reg);
  230. /* Page << 8 | offset */
  231. reg = 0x80 << 8 | regnum << 1;
  232. reg <<= 2;
  233. if (op)
  234. ret = core_readl(priv, reg);
  235. else
  236. core_writel(priv, val, reg);
  237. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  238. reg &= ~MDIO_MASTER_SEL;
  239. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  240. return ret & 0xffff;
  241. }
  242. static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
  243. {
  244. struct bcm_sf2_priv *priv = bus->priv;
  245. /* Intercept reads from Broadcom pseudo-PHY address, else, send
  246. * them to our master MDIO bus controller
  247. */
  248. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  249. return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
  250. else
  251. return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
  252. }
  253. static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
  254. u16 val)
  255. {
  256. struct bcm_sf2_priv *priv = bus->priv;
  257. /* Intercept writes to the Broadcom pseudo-PHY address, else,
  258. * send them to our master MDIO bus controller
  259. */
  260. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  261. return bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
  262. else
  263. return mdiobus_write_nested(priv->master_mii_bus, addr,
  264. regnum, val);
  265. }
  266. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  267. {
  268. struct dsa_switch *ds = dev_id;
  269. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  270. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  271. ~priv->irq0_mask;
  272. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  273. return IRQ_HANDLED;
  274. }
  275. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  276. {
  277. struct dsa_switch *ds = dev_id;
  278. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  279. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  280. ~priv->irq1_mask;
  281. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  282. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF)) {
  283. priv->port_sts[7].link = true;
  284. dsa_port_phylink_mac_change(ds, 7, true);
  285. }
  286. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF)) {
  287. priv->port_sts[7].link = false;
  288. dsa_port_phylink_mac_change(ds, 7, false);
  289. }
  290. return IRQ_HANDLED;
  291. }
  292. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  293. {
  294. unsigned int timeout = 1000;
  295. u32 reg;
  296. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  297. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  298. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  299. do {
  300. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  301. if (!(reg & SOFTWARE_RESET))
  302. break;
  303. usleep_range(1000, 2000);
  304. } while (timeout-- > 0);
  305. if (timeout == 0)
  306. return -ETIMEDOUT;
  307. return 0;
  308. }
  309. static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
  310. {
  311. intrl2_0_mask_set(priv, 0xffffffff);
  312. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  313. intrl2_1_mask_set(priv, 0xffffffff);
  314. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  315. }
  316. static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
  317. struct device_node *dn)
  318. {
  319. struct device_node *port;
  320. int mode;
  321. unsigned int port_num;
  322. priv->moca_port = -1;
  323. for_each_available_child_of_node(dn, port) {
  324. if (of_property_read_u32(port, "reg", &port_num))
  325. continue;
  326. /* Internal PHYs get assigned a specific 'phy-mode' property
  327. * value: "internal" to help flag them before MDIO probing
  328. * has completed, since they might be turned off at that
  329. * time
  330. */
  331. mode = of_get_phy_mode(port);
  332. if (mode < 0)
  333. continue;
  334. if (mode == PHY_INTERFACE_MODE_INTERNAL)
  335. priv->int_phy_mask |= 1 << port_num;
  336. if (mode == PHY_INTERFACE_MODE_MOCA)
  337. priv->moca_port = port_num;
  338. if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
  339. priv->brcm_tag_mask |= 1 << port_num;
  340. }
  341. }
  342. static int bcm_sf2_mdio_register(struct dsa_switch *ds)
  343. {
  344. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  345. struct device_node *dn;
  346. static int index;
  347. int err;
  348. /* Find our integrated MDIO bus node */
  349. dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
  350. priv->master_mii_bus = of_mdio_find_bus(dn);
  351. if (!priv->master_mii_bus) {
  352. of_node_put(dn);
  353. return -EPROBE_DEFER;
  354. }
  355. get_device(&priv->master_mii_bus->dev);
  356. priv->master_mii_dn = dn;
  357. priv->slave_mii_bus = devm_mdiobus_alloc(ds->dev);
  358. if (!priv->slave_mii_bus) {
  359. of_node_put(dn);
  360. return -ENOMEM;
  361. }
  362. priv->slave_mii_bus->priv = priv;
  363. priv->slave_mii_bus->name = "sf2 slave mii";
  364. priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
  365. priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
  366. snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
  367. index++);
  368. priv->slave_mii_bus->dev.of_node = dn;
  369. /* Include the pseudo-PHY address to divert reads towards our
  370. * workaround. This is only required for 7445D0, since 7445E0
  371. * disconnects the internal switch pseudo-PHY such that we can use the
  372. * regular SWITCH_MDIO master controller instead.
  373. *
  374. * Here we flag the pseudo PHY as needing special treatment and would
  375. * otherwise make all other PHY read/writes go to the master MDIO bus
  376. * controller that comes with this switch backed by the "mdio-unimac"
  377. * driver.
  378. */
  379. if (of_machine_is_compatible("brcm,bcm7445d0"))
  380. priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR);
  381. else
  382. priv->indir_phy_mask = 0;
  383. ds->phys_mii_mask = priv->indir_phy_mask;
  384. ds->slave_mii_bus = priv->slave_mii_bus;
  385. priv->slave_mii_bus->parent = ds->dev->parent;
  386. priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
  387. err = mdiobus_register(priv->slave_mii_bus);
  388. if (err && dn)
  389. of_node_put(dn);
  390. return err;
  391. }
  392. static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
  393. {
  394. mdiobus_unregister(priv->slave_mii_bus);
  395. if (priv->master_mii_dn)
  396. of_node_put(priv->master_mii_dn);
  397. }
  398. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  399. {
  400. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  401. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  402. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  403. * the REG_PHY_REVISION register layout is.
  404. */
  405. if (priv->int_phy_mask & BIT(port))
  406. return priv->hw_params.gphy_rev;
  407. else
  408. return 0;
  409. }
  410. static void bcm_sf2_sw_validate(struct dsa_switch *ds, int port,
  411. unsigned long *supported,
  412. struct phylink_link_state *state)
  413. {
  414. __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
  415. if (!phy_interface_mode_is_rgmii(state->interface) &&
  416. state->interface != PHY_INTERFACE_MODE_MII &&
  417. state->interface != PHY_INTERFACE_MODE_REVMII &&
  418. state->interface != PHY_INTERFACE_MODE_GMII &&
  419. state->interface != PHY_INTERFACE_MODE_INTERNAL &&
  420. state->interface != PHY_INTERFACE_MODE_MOCA) {
  421. bitmap_zero(supported, __ETHTOOL_LINK_MODE_MASK_NBITS);
  422. dev_err(ds->dev,
  423. "Unsupported interface: %d\n", state->interface);
  424. return;
  425. }
  426. /* Allow all the expected bits */
  427. phylink_set(mask, Autoneg);
  428. phylink_set_port_modes(mask);
  429. phylink_set(mask, Pause);
  430. phylink_set(mask, Asym_Pause);
  431. /* With the exclusion of MII and Reverse MII, we support Gigabit,
  432. * including Half duplex
  433. */
  434. if (state->interface != PHY_INTERFACE_MODE_MII &&
  435. state->interface != PHY_INTERFACE_MODE_REVMII) {
  436. phylink_set(mask, 1000baseT_Full);
  437. phylink_set(mask, 1000baseT_Half);
  438. }
  439. phylink_set(mask, 10baseT_Half);
  440. phylink_set(mask, 10baseT_Full);
  441. phylink_set(mask, 100baseT_Half);
  442. phylink_set(mask, 100baseT_Full);
  443. bitmap_and(supported, supported, mask,
  444. __ETHTOOL_LINK_MODE_MASK_NBITS);
  445. bitmap_and(state->advertising, state->advertising, mask,
  446. __ETHTOOL_LINK_MODE_MASK_NBITS);
  447. }
  448. static void bcm_sf2_sw_mac_config(struct dsa_switch *ds, int port,
  449. unsigned int mode,
  450. const struct phylink_link_state *state)
  451. {
  452. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  453. u32 id_mode_dis = 0, port_mode;
  454. u32 reg, offset;
  455. if (priv->type == BCM7445_DEVICE_ID)
  456. offset = CORE_STS_OVERRIDE_GMIIP_PORT(port);
  457. else
  458. offset = CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  459. switch (state->interface) {
  460. case PHY_INTERFACE_MODE_RGMII:
  461. id_mode_dis = 1;
  462. /* fallthrough */
  463. case PHY_INTERFACE_MODE_RGMII_TXID:
  464. port_mode = EXT_GPHY;
  465. break;
  466. case PHY_INTERFACE_MODE_MII:
  467. port_mode = EXT_EPHY;
  468. break;
  469. case PHY_INTERFACE_MODE_REVMII:
  470. port_mode = EXT_REVMII;
  471. break;
  472. default:
  473. /* all other PHYs: internal and MoCA */
  474. goto force_link;
  475. }
  476. /* Clear id_mode_dis bit, and the existing port mode, let
  477. * RGMII_MODE_EN bet set by mac_link_{up,down}
  478. */
  479. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  480. reg &= ~ID_MODE_DIS;
  481. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  482. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  483. reg |= port_mode;
  484. if (id_mode_dis)
  485. reg |= ID_MODE_DIS;
  486. if (state->pause & MLO_PAUSE_TXRX_MASK) {
  487. if (state->pause & MLO_PAUSE_TX)
  488. reg |= TX_PAUSE_EN;
  489. reg |= RX_PAUSE_EN;
  490. }
  491. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  492. force_link:
  493. /* Force link settings detected from the PHY */
  494. reg = SW_OVERRIDE;
  495. switch (state->speed) {
  496. case SPEED_1000:
  497. reg |= SPDSTS_1000 << SPEED_SHIFT;
  498. break;
  499. case SPEED_100:
  500. reg |= SPDSTS_100 << SPEED_SHIFT;
  501. break;
  502. }
  503. if (state->link)
  504. reg |= LINK_STS;
  505. if (state->duplex == DUPLEX_FULL)
  506. reg |= DUPLX_MODE;
  507. core_writel(priv, reg, offset);
  508. }
  509. static void bcm_sf2_sw_mac_link_set(struct dsa_switch *ds, int port,
  510. phy_interface_t interface, bool link)
  511. {
  512. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  513. u32 reg;
  514. if (!phy_interface_mode_is_rgmii(interface) &&
  515. interface != PHY_INTERFACE_MODE_MII &&
  516. interface != PHY_INTERFACE_MODE_REVMII)
  517. return;
  518. /* If the link is down, just disable the interface to conserve power */
  519. reg = reg_readl(priv, REG_RGMII_CNTRL_P(port));
  520. if (link)
  521. reg |= RGMII_MODE_EN;
  522. else
  523. reg &= ~RGMII_MODE_EN;
  524. reg_writel(priv, reg, REG_RGMII_CNTRL_P(port));
  525. }
  526. static void bcm_sf2_sw_mac_link_down(struct dsa_switch *ds, int port,
  527. unsigned int mode,
  528. phy_interface_t interface)
  529. {
  530. bcm_sf2_sw_mac_link_set(ds, port, interface, false);
  531. }
  532. static void bcm_sf2_sw_mac_link_up(struct dsa_switch *ds, int port,
  533. unsigned int mode,
  534. phy_interface_t interface,
  535. struct phy_device *phydev)
  536. {
  537. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  538. struct ethtool_eee *p = &priv->dev->ports[port].eee;
  539. bcm_sf2_sw_mac_link_set(ds, port, interface, true);
  540. if (mode == MLO_AN_PHY && phydev)
  541. p->eee_enabled = b53_eee_init(ds, port, phydev);
  542. }
  543. static void bcm_sf2_sw_fixed_state(struct dsa_switch *ds, int port,
  544. struct phylink_link_state *status)
  545. {
  546. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  547. status->link = false;
  548. /* MoCA port is special as we do not get link status from CORE_LNKSTS,
  549. * which means that we need to force the link at the port override
  550. * level to get the data to flow. We do use what the interrupt handler
  551. * did determine before.
  552. *
  553. * For the other ports, we just force the link status, since this is
  554. * a fixed PHY device.
  555. */
  556. if (port == priv->moca_port) {
  557. status->link = priv->port_sts[port].link;
  558. /* For MoCA interfaces, also force a link down notification
  559. * since some version of the user-space daemon (mocad) use
  560. * cmd->autoneg to force the link, which messes up the PHY
  561. * state machine and make it go in PHY_FORCING state instead.
  562. */
  563. if (!status->link)
  564. netif_carrier_off(ds->ports[port].slave);
  565. status->duplex = DUPLEX_FULL;
  566. } else {
  567. status->link = true;
  568. }
  569. }
  570. static void bcm_sf2_enable_acb(struct dsa_switch *ds)
  571. {
  572. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  573. u32 reg;
  574. /* Enable ACB globally */
  575. reg = acb_readl(priv, ACB_CONTROL);
  576. reg |= (ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  577. acb_writel(priv, reg, ACB_CONTROL);
  578. reg &= ~(ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  579. reg |= ACB_EN | ACB_ALGORITHM;
  580. acb_writel(priv, reg, ACB_CONTROL);
  581. }
  582. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  583. {
  584. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  585. unsigned int port;
  586. bcm_sf2_intr_disable(priv);
  587. /* Disable all ports physically present including the IMP
  588. * port, the other ones have already been disabled during
  589. * bcm_sf2_sw_setup
  590. */
  591. for (port = 0; port < ds->num_ports; port++) {
  592. if (dsa_is_user_port(ds, port) || dsa_is_cpu_port(ds, port))
  593. bcm_sf2_port_disable(ds, port, NULL);
  594. }
  595. return 0;
  596. }
  597. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  598. {
  599. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  600. int ret;
  601. ret = bcm_sf2_sw_rst(priv);
  602. if (ret) {
  603. pr_err("%s: failed to software reset switch\n", __func__);
  604. return ret;
  605. }
  606. if (priv->hw_params.num_gphy == 1)
  607. bcm_sf2_gphy_enable_set(ds, true);
  608. ds->ops->setup(ds);
  609. return 0;
  610. }
  611. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  612. struct ethtool_wolinfo *wol)
  613. {
  614. struct net_device *p = ds->ports[port].cpu_dp->master;
  615. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  616. struct ethtool_wolinfo pwol = { };
  617. /* Get the parent device WoL settings */
  618. if (p->ethtool_ops->get_wol)
  619. p->ethtool_ops->get_wol(p, &pwol);
  620. /* Advertise the parent device supported settings */
  621. wol->supported = pwol.supported;
  622. memset(&wol->sopass, 0, sizeof(wol->sopass));
  623. if (pwol.wolopts & WAKE_MAGICSECURE)
  624. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  625. if (priv->wol_ports_mask & (1 << port))
  626. wol->wolopts = pwol.wolopts;
  627. else
  628. wol->wolopts = 0;
  629. }
  630. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  631. struct ethtool_wolinfo *wol)
  632. {
  633. struct net_device *p = ds->ports[port].cpu_dp->master;
  634. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  635. s8 cpu_port = ds->ports[port].cpu_dp->index;
  636. struct ethtool_wolinfo pwol = { };
  637. if (p->ethtool_ops->get_wol)
  638. p->ethtool_ops->get_wol(p, &pwol);
  639. if (wol->wolopts & ~pwol.supported)
  640. return -EINVAL;
  641. if (wol->wolopts)
  642. priv->wol_ports_mask |= (1 << port);
  643. else
  644. priv->wol_ports_mask &= ~(1 << port);
  645. /* If we have at least one port enabled, make sure the CPU port
  646. * is also enabled. If the CPU port is the last one enabled, we disable
  647. * it since this configuration does not make sense.
  648. */
  649. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  650. priv->wol_ports_mask |= (1 << cpu_port);
  651. else
  652. priv->wol_ports_mask &= ~(1 << cpu_port);
  653. return p->ethtool_ops->set_wol(p, wol);
  654. }
  655. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  656. {
  657. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  658. unsigned int port;
  659. /* Enable all valid ports and disable those unused */
  660. for (port = 0; port < priv->hw_params.num_ports; port++) {
  661. /* IMP port receives special treatment */
  662. if (dsa_is_user_port(ds, port))
  663. bcm_sf2_port_setup(ds, port, NULL);
  664. else if (dsa_is_cpu_port(ds, port))
  665. bcm_sf2_imp_setup(ds, port);
  666. else
  667. bcm_sf2_port_disable(ds, port, NULL);
  668. }
  669. b53_configure_vlan(ds);
  670. bcm_sf2_enable_acb(ds);
  671. return 0;
  672. }
  673. /* The SWITCH_CORE register space is managed by b53 but operates on a page +
  674. * register basis so we need to translate that into an address that the
  675. * bus-glue understands.
  676. */
  677. #define SF2_PAGE_REG_MKADDR(page, reg) ((page) << 10 | (reg) << 2)
  678. static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
  679. u8 *val)
  680. {
  681. struct bcm_sf2_priv *priv = dev->priv;
  682. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  683. return 0;
  684. }
  685. static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
  686. u16 *val)
  687. {
  688. struct bcm_sf2_priv *priv = dev->priv;
  689. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  690. return 0;
  691. }
  692. static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
  693. u32 *val)
  694. {
  695. struct bcm_sf2_priv *priv = dev->priv;
  696. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  697. return 0;
  698. }
  699. static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
  700. u64 *val)
  701. {
  702. struct bcm_sf2_priv *priv = dev->priv;
  703. *val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
  704. return 0;
  705. }
  706. static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
  707. u8 value)
  708. {
  709. struct bcm_sf2_priv *priv = dev->priv;
  710. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  711. return 0;
  712. }
  713. static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
  714. u16 value)
  715. {
  716. struct bcm_sf2_priv *priv = dev->priv;
  717. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  718. return 0;
  719. }
  720. static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
  721. u32 value)
  722. {
  723. struct bcm_sf2_priv *priv = dev->priv;
  724. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  725. return 0;
  726. }
  727. static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
  728. u64 value)
  729. {
  730. struct bcm_sf2_priv *priv = dev->priv;
  731. core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  732. return 0;
  733. }
  734. static const struct b53_io_ops bcm_sf2_io_ops = {
  735. .read8 = bcm_sf2_core_read8,
  736. .read16 = bcm_sf2_core_read16,
  737. .read32 = bcm_sf2_core_read32,
  738. .read48 = bcm_sf2_core_read64,
  739. .read64 = bcm_sf2_core_read64,
  740. .write8 = bcm_sf2_core_write8,
  741. .write16 = bcm_sf2_core_write16,
  742. .write32 = bcm_sf2_core_write32,
  743. .write48 = bcm_sf2_core_write64,
  744. .write64 = bcm_sf2_core_write64,
  745. };
  746. static const struct dsa_switch_ops bcm_sf2_ops = {
  747. .get_tag_protocol = b53_get_tag_protocol,
  748. .setup = bcm_sf2_sw_setup,
  749. .get_strings = b53_get_strings,
  750. .get_ethtool_stats = b53_get_ethtool_stats,
  751. .get_sset_count = b53_get_sset_count,
  752. .get_ethtool_phy_stats = b53_get_ethtool_phy_stats,
  753. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  754. .phylink_validate = bcm_sf2_sw_validate,
  755. .phylink_mac_config = bcm_sf2_sw_mac_config,
  756. .phylink_mac_link_down = bcm_sf2_sw_mac_link_down,
  757. .phylink_mac_link_up = bcm_sf2_sw_mac_link_up,
  758. .phylink_fixed_state = bcm_sf2_sw_fixed_state,
  759. .suspend = bcm_sf2_sw_suspend,
  760. .resume = bcm_sf2_sw_resume,
  761. .get_wol = bcm_sf2_sw_get_wol,
  762. .set_wol = bcm_sf2_sw_set_wol,
  763. .port_enable = bcm_sf2_port_setup,
  764. .port_disable = bcm_sf2_port_disable,
  765. .get_mac_eee = b53_get_mac_eee,
  766. .set_mac_eee = b53_set_mac_eee,
  767. .port_bridge_join = b53_br_join,
  768. .port_bridge_leave = b53_br_leave,
  769. .port_stp_state_set = b53_br_set_stp_state,
  770. .port_fast_age = b53_br_fast_age,
  771. .port_vlan_filtering = b53_vlan_filtering,
  772. .port_vlan_prepare = b53_vlan_prepare,
  773. .port_vlan_add = b53_vlan_add,
  774. .port_vlan_del = b53_vlan_del,
  775. .port_fdb_dump = b53_fdb_dump,
  776. .port_fdb_add = b53_fdb_add,
  777. .port_fdb_del = b53_fdb_del,
  778. .get_rxnfc = bcm_sf2_get_rxnfc,
  779. .set_rxnfc = bcm_sf2_set_rxnfc,
  780. .port_mirror_add = b53_mirror_add,
  781. .port_mirror_del = b53_mirror_del,
  782. };
  783. struct bcm_sf2_of_data {
  784. u32 type;
  785. const u16 *reg_offsets;
  786. unsigned int core_reg_align;
  787. unsigned int num_cfp_rules;
  788. };
  789. /* Register offsets for the SWITCH_REG_* block */
  790. static const u16 bcm_sf2_7445_reg_offsets[] = {
  791. [REG_SWITCH_CNTRL] = 0x00,
  792. [REG_SWITCH_STATUS] = 0x04,
  793. [REG_DIR_DATA_WRITE] = 0x08,
  794. [REG_DIR_DATA_READ] = 0x0C,
  795. [REG_SWITCH_REVISION] = 0x18,
  796. [REG_PHY_REVISION] = 0x1C,
  797. [REG_SPHY_CNTRL] = 0x2C,
  798. [REG_RGMII_0_CNTRL] = 0x34,
  799. [REG_RGMII_1_CNTRL] = 0x40,
  800. [REG_RGMII_2_CNTRL] = 0x4c,
  801. [REG_LED_0_CNTRL] = 0x90,
  802. [REG_LED_1_CNTRL] = 0x94,
  803. [REG_LED_2_CNTRL] = 0x98,
  804. };
  805. static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
  806. .type = BCM7445_DEVICE_ID,
  807. .core_reg_align = 0,
  808. .reg_offsets = bcm_sf2_7445_reg_offsets,
  809. .num_cfp_rules = 256,
  810. };
  811. static const u16 bcm_sf2_7278_reg_offsets[] = {
  812. [REG_SWITCH_CNTRL] = 0x00,
  813. [REG_SWITCH_STATUS] = 0x04,
  814. [REG_DIR_DATA_WRITE] = 0x08,
  815. [REG_DIR_DATA_READ] = 0x0c,
  816. [REG_SWITCH_REVISION] = 0x10,
  817. [REG_PHY_REVISION] = 0x14,
  818. [REG_SPHY_CNTRL] = 0x24,
  819. [REG_RGMII_0_CNTRL] = 0xe0,
  820. [REG_RGMII_1_CNTRL] = 0xec,
  821. [REG_RGMII_2_CNTRL] = 0xf8,
  822. [REG_LED_0_CNTRL] = 0x40,
  823. [REG_LED_1_CNTRL] = 0x4c,
  824. [REG_LED_2_CNTRL] = 0x58,
  825. };
  826. static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
  827. .type = BCM7278_DEVICE_ID,
  828. .core_reg_align = 1,
  829. .reg_offsets = bcm_sf2_7278_reg_offsets,
  830. .num_cfp_rules = 128,
  831. };
  832. static const struct of_device_id bcm_sf2_of_match[] = {
  833. { .compatible = "brcm,bcm7445-switch-v4.0",
  834. .data = &bcm_sf2_7445_data
  835. },
  836. { .compatible = "brcm,bcm7278-switch-v4.0",
  837. .data = &bcm_sf2_7278_data
  838. },
  839. { .compatible = "brcm,bcm7278-switch-v4.8",
  840. .data = &bcm_sf2_7278_data
  841. },
  842. { /* sentinel */ },
  843. };
  844. MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
  845. static int bcm_sf2_sw_probe(struct platform_device *pdev)
  846. {
  847. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  848. struct device_node *dn = pdev->dev.of_node;
  849. const struct of_device_id *of_id = NULL;
  850. const struct bcm_sf2_of_data *data;
  851. struct b53_platform_data *pdata;
  852. struct dsa_switch_ops *ops;
  853. struct device_node *ports;
  854. struct bcm_sf2_priv *priv;
  855. struct b53_device *dev;
  856. struct dsa_switch *ds;
  857. void __iomem **base;
  858. struct resource *r;
  859. unsigned int i;
  860. u32 reg, rev;
  861. int ret;
  862. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  863. if (!priv)
  864. return -ENOMEM;
  865. ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
  866. if (!ops)
  867. return -ENOMEM;
  868. dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
  869. if (!dev)
  870. return -ENOMEM;
  871. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  872. if (!pdata)
  873. return -ENOMEM;
  874. of_id = of_match_node(bcm_sf2_of_match, dn);
  875. if (!of_id || !of_id->data)
  876. return -EINVAL;
  877. data = of_id->data;
  878. /* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
  879. priv->type = data->type;
  880. priv->reg_offsets = data->reg_offsets;
  881. priv->core_reg_align = data->core_reg_align;
  882. priv->num_cfp_rules = data->num_cfp_rules;
  883. /* Auto-detection using standard registers will not work, so
  884. * provide an indication of what kind of device we are for
  885. * b53_common to work with
  886. */
  887. pdata->chip_id = priv->type;
  888. dev->pdata = pdata;
  889. priv->dev = dev;
  890. ds = dev->ds;
  891. ds->ops = &bcm_sf2_ops;
  892. /* Advertise the 8 egress queues */
  893. ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
  894. dev_set_drvdata(&pdev->dev, priv);
  895. spin_lock_init(&priv->indir_lock);
  896. mutex_init(&priv->stats_mutex);
  897. mutex_init(&priv->cfp.lock);
  898. /* CFP rule #0 cannot be used for specific classifications, flag it as
  899. * permanently used
  900. */
  901. set_bit(0, priv->cfp.used);
  902. set_bit(0, priv->cfp.unique);
  903. /* Balance of_node_put() done by of_find_node_by_name() */
  904. of_node_get(dn);
  905. ports = of_find_node_by_name(dn, "ports");
  906. if (ports) {
  907. bcm_sf2_identify_ports(priv, ports);
  908. of_node_put(ports);
  909. }
  910. priv->irq0 = irq_of_parse_and_map(dn, 0);
  911. priv->irq1 = irq_of_parse_and_map(dn, 1);
  912. base = &priv->core;
  913. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  914. r = platform_get_resource(pdev, IORESOURCE_MEM, i);
  915. *base = devm_ioremap_resource(&pdev->dev, r);
  916. if (IS_ERR(*base)) {
  917. pr_err("unable to find register: %s\n", reg_names[i]);
  918. return PTR_ERR(*base);
  919. }
  920. base++;
  921. }
  922. ret = bcm_sf2_sw_rst(priv);
  923. if (ret) {
  924. pr_err("unable to software reset switch: %d\n", ret);
  925. return ret;
  926. }
  927. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  928. ret = bcm_sf2_mdio_register(ds);
  929. if (ret) {
  930. pr_err("failed to register MDIO bus\n");
  931. return ret;
  932. }
  933. bcm_sf2_gphy_enable_set(priv->dev->ds, false);
  934. ret = bcm_sf2_cfp_rst(priv);
  935. if (ret) {
  936. pr_err("failed to reset CFP\n");
  937. goto out_mdio;
  938. }
  939. /* Disable all interrupts and request them */
  940. bcm_sf2_intr_disable(priv);
  941. ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
  942. "switch_0", ds);
  943. if (ret < 0) {
  944. pr_err("failed to request switch_0 IRQ\n");
  945. goto out_mdio;
  946. }
  947. ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
  948. "switch_1", ds);
  949. if (ret < 0) {
  950. pr_err("failed to request switch_1 IRQ\n");
  951. goto out_mdio;
  952. }
  953. /* Reset the MIB counters */
  954. reg = core_readl(priv, CORE_GMNCFGCFG);
  955. reg |= RST_MIB_CNT;
  956. core_writel(priv, reg, CORE_GMNCFGCFG);
  957. reg &= ~RST_MIB_CNT;
  958. core_writel(priv, reg, CORE_GMNCFGCFG);
  959. /* Get the maximum number of ports for this switch */
  960. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  961. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  962. priv->hw_params.num_ports = DSA_MAX_PORTS;
  963. /* Assume a single GPHY setup if we can't read that property */
  964. if (of_property_read_u32(dn, "brcm,num-gphy",
  965. &priv->hw_params.num_gphy))
  966. priv->hw_params.num_gphy = 1;
  967. rev = reg_readl(priv, REG_SWITCH_REVISION);
  968. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  969. SWITCH_TOP_REV_MASK;
  970. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  971. rev = reg_readl(priv, REG_PHY_REVISION);
  972. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  973. ret = b53_switch_register(dev);
  974. if (ret)
  975. goto out_mdio;
  976. pr_info("Starfighter 2 top: %x.%02x, core: %x.%02x base: 0x%p, IRQs: %d, %d\n",
  977. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  978. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  979. priv->core, priv->irq0, priv->irq1);
  980. return 0;
  981. out_mdio:
  982. bcm_sf2_mdio_unregister(priv);
  983. return ret;
  984. }
  985. static int bcm_sf2_sw_remove(struct platform_device *pdev)
  986. {
  987. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  988. priv->wol_ports_mask = 0;
  989. dsa_unregister_switch(priv->dev->ds);
  990. /* Disable all ports and interrupts */
  991. bcm_sf2_sw_suspend(priv->dev->ds);
  992. bcm_sf2_mdio_unregister(priv);
  993. return 0;
  994. }
  995. static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
  996. {
  997. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  998. /* For a kernel about to be kexec'd we want to keep the GPHY on for a
  999. * successful MDIO bus scan to occur. If we did turn off the GPHY
  1000. * before (e.g: port_disable), this will also power it back on.
  1001. *
  1002. * Do not rely on kexec_in_progress, just power the PHY on.
  1003. */
  1004. if (priv->hw_params.num_gphy == 1)
  1005. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  1006. }
  1007. #ifdef CONFIG_PM_SLEEP
  1008. static int bcm_sf2_suspend(struct device *dev)
  1009. {
  1010. struct platform_device *pdev = to_platform_device(dev);
  1011. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1012. return dsa_switch_suspend(priv->dev->ds);
  1013. }
  1014. static int bcm_sf2_resume(struct device *dev)
  1015. {
  1016. struct platform_device *pdev = to_platform_device(dev);
  1017. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1018. return dsa_switch_resume(priv->dev->ds);
  1019. }
  1020. #endif /* CONFIG_PM_SLEEP */
  1021. static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
  1022. bcm_sf2_suspend, bcm_sf2_resume);
  1023. static struct platform_driver bcm_sf2_driver = {
  1024. .probe = bcm_sf2_sw_probe,
  1025. .remove = bcm_sf2_sw_remove,
  1026. .shutdown = bcm_sf2_sw_shutdown,
  1027. .driver = {
  1028. .name = "brcm-sf2",
  1029. .of_match_table = bcm_sf2_of_match,
  1030. .pm = &bcm_sf2_pm_ops,
  1031. },
  1032. };
  1033. module_platform_driver(bcm_sf2_driver);
  1034. MODULE_AUTHOR("Broadcom Corporation");
  1035. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  1036. MODULE_LICENSE("GPL");
  1037. MODULE_ALIAS("platform:brcm-sf2");