global1.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. /*
  2. * Marvell 88E6xxx Switch Global (1) Registers support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
  7. * Vivien Didelot <vivien.didelot@savoirfairelinux.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #ifndef _MV88E6XXX_GLOBAL1_H
  15. #define _MV88E6XXX_GLOBAL1_H
  16. #include "chip.h"
  17. /* Offset 0x00: Switch Global Status Register */
  18. #define MV88E6XXX_G1_STS 0x00
  19. #define MV88E6352_G1_STS_PPU_STATE 0x8000
  20. #define MV88E6185_G1_STS_PPU_STATE_MASK 0xc000
  21. #define MV88E6185_G1_STS_PPU_STATE_DISABLED_RST 0x0000
  22. #define MV88E6185_G1_STS_PPU_STATE_INITIALIZING 0x4000
  23. #define MV88E6185_G1_STS_PPU_STATE_DISABLED 0x8000
  24. #define MV88E6185_G1_STS_PPU_STATE_POLLING 0xc000
  25. #define MV88E6XXX_G1_STS_INIT_READY 0x0800
  26. #define MV88E6XXX_G1_STS_IRQ_AVB 8
  27. #define MV88E6XXX_G1_STS_IRQ_DEVICE 7
  28. #define MV88E6XXX_G1_STS_IRQ_STATS 6
  29. #define MV88E6XXX_G1_STS_IRQ_VTU_PROB 5
  30. #define MV88E6XXX_G1_STS_IRQ_VTU_DONE 4
  31. #define MV88E6XXX_G1_STS_IRQ_ATU_PROB 3
  32. #define MV88E6XXX_G1_STS_IRQ_ATU_DONE 2
  33. #define MV88E6XXX_G1_STS_IRQ_TCAM_DONE 1
  34. #define MV88E6XXX_G1_STS_IRQ_EEPROM_DONE 0
  35. /* Offset 0x01: Switch MAC Address Register Bytes 0 & 1
  36. * Offset 0x02: Switch MAC Address Register Bytes 2 & 3
  37. * Offset 0x03: Switch MAC Address Register Bytes 4 & 5
  38. */
  39. #define MV88E6XXX_G1_MAC_01 0x01
  40. #define MV88E6XXX_G1_MAC_23 0x02
  41. #define MV88E6XXX_G1_MAC_45 0x03
  42. /* Offset 0x01: ATU FID Register */
  43. #define MV88E6352_G1_ATU_FID 0x01
  44. /* Offset 0x02: VTU FID Register */
  45. #define MV88E6352_G1_VTU_FID 0x02
  46. #define MV88E6352_G1_VTU_FID_MASK 0x0fff
  47. /* Offset 0x03: VTU SID Register */
  48. #define MV88E6352_G1_VTU_SID 0x03
  49. #define MV88E6352_G1_VTU_SID_MASK 0x3f
  50. /* Offset 0x04: Switch Global Control Register */
  51. #define MV88E6XXX_G1_CTL1 0x04
  52. #define MV88E6XXX_G1_CTL1_SW_RESET 0x8000
  53. #define MV88E6XXX_G1_CTL1_PPU_ENABLE 0x4000
  54. #define MV88E6352_G1_CTL1_DISCARD_EXCESS 0x2000
  55. #define MV88E6185_G1_CTL1_SCHED_PRIO 0x0800
  56. #define MV88E6185_G1_CTL1_MAX_FRAME_1632 0x0400
  57. #define MV88E6185_G1_CTL1_RELOAD_EEPROM 0x0200
  58. #define MV88E6XXX_G1_CTL1_DEVICE_EN 0x0080
  59. #define MV88E6XXX_G1_CTL1_STATS_DONE_EN 0x0040
  60. #define MV88E6XXX_G1_CTL1_VTU_PROBLEM_EN 0x0020
  61. #define MV88E6XXX_G1_CTL1_VTU_DONE_EN 0x0010
  62. #define MV88E6XXX_G1_CTL1_ATU_PROBLEM_EN 0x0008
  63. #define MV88E6XXX_G1_CTL1_ATU_DONE_EN 0x0004
  64. #define MV88E6XXX_G1_CTL1_TCAM_EN 0x0002
  65. #define MV88E6XXX_G1_CTL1_EEPROM_DONE_EN 0x0001
  66. /* Offset 0x05: VTU Operation Register */
  67. #define MV88E6XXX_G1_VTU_OP 0x05
  68. #define MV88E6XXX_G1_VTU_OP_BUSY 0x8000
  69. #define MV88E6XXX_G1_VTU_OP_MASK 0x7000
  70. #define MV88E6XXX_G1_VTU_OP_FLUSH_ALL 0x1000
  71. #define MV88E6XXX_G1_VTU_OP_NOOP 0x2000
  72. #define MV88E6XXX_G1_VTU_OP_VTU_LOAD_PURGE 0x3000
  73. #define MV88E6XXX_G1_VTU_OP_VTU_GET_NEXT 0x4000
  74. #define MV88E6XXX_G1_VTU_OP_STU_LOAD_PURGE 0x5000
  75. #define MV88E6XXX_G1_VTU_OP_STU_GET_NEXT 0x6000
  76. #define MV88E6XXX_G1_VTU_OP_GET_CLR_VIOLATION 0x7000
  77. #define MV88E6XXX_G1_VTU_OP_MEMBER_VIOLATION BIT(6)
  78. #define MV88E6XXX_G1_VTU_OP_MISS_VIOLATION BIT(5)
  79. #define MV88E6XXX_G1_VTU_OP_SPID_MASK 0xf
  80. /* Offset 0x06: VTU VID Register */
  81. #define MV88E6XXX_G1_VTU_VID 0x06
  82. #define MV88E6XXX_G1_VTU_VID_MASK 0x0fff
  83. #define MV88E6390_G1_VTU_VID_PAGE 0x2000
  84. #define MV88E6XXX_G1_VTU_VID_VALID 0x1000
  85. /* Offset 0x07: VTU/STU Data Register 1
  86. * Offset 0x08: VTU/STU Data Register 2
  87. * Offset 0x09: VTU/STU Data Register 3
  88. */
  89. #define MV88E6XXX_G1_VTU_DATA1 0x07
  90. #define MV88E6XXX_G1_VTU_DATA2 0x08
  91. #define MV88E6XXX_G1_VTU_DATA3 0x09
  92. #define MV88E6XXX_G1_VTU_STU_DATA_MASK 0x0003
  93. #define MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNMODIFIED 0x0000
  94. #define MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_UNTAGGED 0x0001
  95. #define MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_TAGGED 0x0002
  96. #define MV88E6XXX_G1_VTU_DATA_MEMBER_TAG_NON_MEMBER 0x0003
  97. #define MV88E6XXX_G1_STU_DATA_PORT_STATE_DISABLED 0x0000
  98. #define MV88E6XXX_G1_STU_DATA_PORT_STATE_BLOCKING 0x0001
  99. #define MV88E6XXX_G1_STU_DATA_PORT_STATE_LEARNING 0x0002
  100. #define MV88E6XXX_G1_STU_DATA_PORT_STATE_FORWARDING 0x0003
  101. /* Offset 0x0A: ATU Control Register */
  102. #define MV88E6XXX_G1_ATU_CTL 0x0a
  103. #define MV88E6XXX_G1_ATU_CTL_LEARN2ALL 0x0008
  104. /* Offset 0x0B: ATU Operation Register */
  105. #define MV88E6XXX_G1_ATU_OP 0x0b
  106. #define MV88E6XXX_G1_ATU_OP_BUSY 0x8000
  107. #define MV88E6XXX_G1_ATU_OP_MASK 0x7000
  108. #define MV88E6XXX_G1_ATU_OP_NOOP 0x0000
  109. #define MV88E6XXX_G1_ATU_OP_FLUSH_MOVE_ALL 0x1000
  110. #define MV88E6XXX_G1_ATU_OP_FLUSH_MOVE_NON_STATIC 0x2000
  111. #define MV88E6XXX_G1_ATU_OP_LOAD_DB 0x3000
  112. #define MV88E6XXX_G1_ATU_OP_GET_NEXT_DB 0x4000
  113. #define MV88E6XXX_G1_ATU_OP_FLUSH_MOVE_ALL_DB 0x5000
  114. #define MV88E6XXX_G1_ATU_OP_FLUSH_MOVE_NON_STATIC_DB 0x6000
  115. #define MV88E6XXX_G1_ATU_OP_GET_CLR_VIOLATION 0x7000
  116. #define MV88E6XXX_G1_ATU_OP_AGE_OUT_VIOLATION BIT(7)
  117. #define MV88E6XXX_G1_ATU_OP_MEMBER_VIOLATION BIT(6)
  118. #define MV88E6XXX_G1_ATU_OP_MISS_VIOLATION BIT(5)
  119. #define MV88E6XXX_G1_ATU_OP_FULL_VIOLATION BIT(4)
  120. /* Offset 0x0C: ATU Data Register */
  121. #define MV88E6XXX_G1_ATU_DATA 0x0c
  122. #define MV88E6XXX_G1_ATU_DATA_TRUNK 0x8000
  123. #define MV88E6XXX_G1_ATU_DATA_TRUNK_ID_MASK 0x00f0
  124. #define MV88E6XXX_G1_ATU_DATA_PORT_VECTOR_MASK 0x3ff0
  125. #define MV88E6XXX_G1_ATU_DATA_STATE_MASK 0x000f
  126. #define MV88E6XXX_G1_ATU_DATA_STATE_UNUSED 0x0000
  127. #define MV88E6XXX_G1_ATU_DATA_STATE_UC_MGMT 0x000d
  128. #define MV88E6XXX_G1_ATU_DATA_STATE_UC_STATIC 0x000e
  129. #define MV88E6XXX_G1_ATU_DATA_STATE_UC_PRIO_OVER 0x000f
  130. #define MV88E6XXX_G1_ATU_DATA_STATE_MC_NONE_RATE 0x0005
  131. #define MV88E6XXX_G1_ATU_DATA_STATE_MC_STATIC 0x0007
  132. #define MV88E6XXX_G1_ATU_DATA_STATE_MC_MGMT 0x000e
  133. #define MV88E6XXX_G1_ATU_DATA_STATE_MC_PRIO_OVER 0x000f
  134. /* Offset 0x0D: ATU MAC Address Register Bytes 0 & 1
  135. * Offset 0x0E: ATU MAC Address Register Bytes 2 & 3
  136. * Offset 0x0F: ATU MAC Address Register Bytes 4 & 5
  137. */
  138. #define MV88E6XXX_G1_ATU_MAC01 0x0d
  139. #define MV88E6XXX_G1_ATU_MAC23 0x0e
  140. #define MV88E6XXX_G1_ATU_MAC45 0x0f
  141. /* Offset 0x10: IP-PRI Mapping Register 0
  142. * Offset 0x11: IP-PRI Mapping Register 1
  143. * Offset 0x12: IP-PRI Mapping Register 2
  144. * Offset 0x13: IP-PRI Mapping Register 3
  145. * Offset 0x14: IP-PRI Mapping Register 4
  146. * Offset 0x15: IP-PRI Mapping Register 5
  147. * Offset 0x16: IP-PRI Mapping Register 6
  148. * Offset 0x17: IP-PRI Mapping Register 7
  149. */
  150. #define MV88E6XXX_G1_IP_PRI_0 0x10
  151. #define MV88E6XXX_G1_IP_PRI_1 0x11
  152. #define MV88E6XXX_G1_IP_PRI_2 0x12
  153. #define MV88E6XXX_G1_IP_PRI_3 0x13
  154. #define MV88E6XXX_G1_IP_PRI_4 0x14
  155. #define MV88E6XXX_G1_IP_PRI_5 0x15
  156. #define MV88E6XXX_G1_IP_PRI_6 0x16
  157. #define MV88E6XXX_G1_IP_PRI_7 0x17
  158. /* Offset 0x18: IEEE-PRI Register */
  159. #define MV88E6XXX_G1_IEEE_PRI 0x18
  160. /* Offset 0x19: Core Tag Type */
  161. #define MV88E6185_G1_CORE_TAG_TYPE 0x19
  162. /* Offset 0x1A: Monitor Control */
  163. #define MV88E6185_G1_MONITOR_CTL 0x1a
  164. #define MV88E6185_G1_MONITOR_CTL_INGRESS_DEST_MASK 0xf000
  165. #define MV88E6185_G1_MONITOR_CTL_EGRESS_DEST_MASK 0x0f00
  166. #define MV88E6185_G1_MONITOR_CTL_ARP_DEST_MASK 0x00f0
  167. #define MV88E6352_G1_MONITOR_CTL_CPU_DEST_MASK 0x00f0
  168. #define MV88E6352_G1_MONITOR_CTL_MIRROR_DEST_MASK 0x000f
  169. /* Offset 0x1A: Monitor & MGMT Control Register */
  170. #define MV88E6390_G1_MONITOR_MGMT_CTL 0x1a
  171. #define MV88E6390_G1_MONITOR_MGMT_CTL_UPDATE 0x8000
  172. #define MV88E6390_G1_MONITOR_MGMT_CTL_PTR_MASK 0x3f00
  173. #define MV88E6390_G1_MONITOR_MGMT_CTL_PTR_0180C280000000XLO 0x0000
  174. #define MV88E6390_G1_MONITOR_MGMT_CTL_PTR_0180C280000000XHI 0x0100
  175. #define MV88E6390_G1_MONITOR_MGMT_CTL_PTR_0180C280000002XLO 0x0200
  176. #define MV88E6390_G1_MONITOR_MGMT_CTL_PTR_0180C280000002XHI 0x0300
  177. #define MV88E6390_G1_MONITOR_MGMT_CTL_PTR_INGRESS_DEST 0x2000
  178. #define MV88E6390_G1_MONITOR_MGMT_CTL_PTR_EGRESS_DEST 0x2100
  179. #define MV88E6390_G1_MONITOR_MGMT_CTL_PTR_CPU_DEST 0x3000
  180. #define MV88E6390_G1_MONITOR_MGMT_CTL_PTR_CPU_DEST_MGMTPRI 0x00e0
  181. #define MV88E6390_G1_MONITOR_MGMT_CTL_DATA_MASK 0x00ff
  182. /* Offset 0x1C: Global Control 2 */
  183. #define MV88E6XXX_G1_CTL2 0x1c
  184. #define MV88E6185_G1_CTL2_CASCADE_PORT_MASK 0xf000
  185. #define MV88E6185_G1_CTL2_CASCADE_PORT_NONE 0xe000
  186. #define MV88E6185_G1_CTL2_CASCADE_PORT_MULTI 0xf000
  187. #define MV88E6352_G1_CTL2_HEADER_TYPE_MASK 0xc000
  188. #define MV88E6352_G1_CTL2_HEADER_TYPE_ORIG 0x0000
  189. #define MV88E6352_G1_CTL2_HEADER_TYPE_MGMT 0x4000
  190. #define MV88E6390_G1_CTL2_HEADER_TYPE_LAG 0x8000
  191. #define MV88E6352_G1_CTL2_RMU_MODE_MASK 0x3000
  192. #define MV88E6352_G1_CTL2_RMU_MODE_DISABLED 0x0000
  193. #define MV88E6352_G1_CTL2_RMU_MODE_PORT_4 0x1000
  194. #define MV88E6352_G1_CTL2_RMU_MODE_PORT_5 0x2000
  195. #define MV88E6352_G1_CTL2_RMU_MODE_PORT_6 0x3000
  196. #define MV88E6085_G1_CTL2_DA_CHECK 0x4000
  197. #define MV88E6085_G1_CTL2_P10RM 0x2000
  198. #define MV88E6085_G1_CTL2_RM_ENABLE 0x1000
  199. #define MV88E6352_G1_CTL2_DA_CHECK 0x0800
  200. #define MV88E6390_G1_CTL2_RMU_MODE_MASK 0x0700
  201. #define MV88E6390_G1_CTL2_RMU_MODE_PORT_0 0x0000
  202. #define MV88E6390_G1_CTL2_RMU_MODE_PORT_1 0x0100
  203. #define MV88E6390_G1_CTL2_RMU_MODE_PORT_9 0x0200
  204. #define MV88E6390_G1_CTL2_RMU_MODE_PORT_10 0x0300
  205. #define MV88E6390_G1_CTL2_RMU_MODE_ALL_DSA 0x0600
  206. #define MV88E6390_G1_CTL2_RMU_MODE_DISABLED 0x0700
  207. #define MV88E6390_G1_CTL2_HIST_MODE_MASK 0x00c0
  208. #define MV88E6390_G1_CTL2_HIST_MODE_RX 0x0040
  209. #define MV88E6390_G1_CTL2_HIST_MODE_TX 0x0080
  210. #define MV88E6352_G1_CTL2_CTR_MODE_MASK 0x0060
  211. #define MV88E6390_G1_CTL2_CTR_MODE 0x0020
  212. #define MV88E6XXX_G1_CTL2_DEVICE_NUMBER_MASK 0x001f
  213. /* Offset 0x1D: Stats Operation Register */
  214. #define MV88E6XXX_G1_STATS_OP 0x1d
  215. #define MV88E6XXX_G1_STATS_OP_BUSY 0x8000
  216. #define MV88E6XXX_G1_STATS_OP_NOP 0x0000
  217. #define MV88E6XXX_G1_STATS_OP_FLUSH_ALL 0x1000
  218. #define MV88E6XXX_G1_STATS_OP_FLUSH_PORT 0x2000
  219. #define MV88E6XXX_G1_STATS_OP_READ_CAPTURED 0x4000
  220. #define MV88E6XXX_G1_STATS_OP_CAPTURE_PORT 0x5000
  221. #define MV88E6XXX_G1_STATS_OP_HIST_RX 0x0400
  222. #define MV88E6XXX_G1_STATS_OP_HIST_TX 0x0800
  223. #define MV88E6XXX_G1_STATS_OP_HIST_RX_TX 0x0c00
  224. #define MV88E6XXX_G1_STATS_OP_BANK_1_BIT_9 0x0200
  225. #define MV88E6XXX_G1_STATS_OP_BANK_1_BIT_10 0x0400
  226. /* Offset 0x1E: Stats Counter Register Bytes 3 & 2
  227. * Offset 0x1F: Stats Counter Register Bytes 1 & 0
  228. */
  229. #define MV88E6XXX_G1_STATS_COUNTER_32 0x1e
  230. #define MV88E6XXX_G1_STATS_COUNTER_01 0x1f
  231. int mv88e6xxx_g1_read(struct mv88e6xxx_chip *chip, int reg, u16 *val);
  232. int mv88e6xxx_g1_write(struct mv88e6xxx_chip *chip, int reg, u16 val);
  233. int mv88e6xxx_g1_wait(struct mv88e6xxx_chip *chip, int reg, u16 mask);
  234. int mv88e6xxx_g1_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr);
  235. int mv88e6185_g1_reset(struct mv88e6xxx_chip *chip);
  236. int mv88e6352_g1_reset(struct mv88e6xxx_chip *chip);
  237. int mv88e6185_g1_ppu_enable(struct mv88e6xxx_chip *chip);
  238. int mv88e6185_g1_ppu_disable(struct mv88e6xxx_chip *chip);
  239. int mv88e6xxx_g1_stats_wait(struct mv88e6xxx_chip *chip);
  240. int mv88e6xxx_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port);
  241. int mv88e6320_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port);
  242. int mv88e6390_g1_stats_snapshot(struct mv88e6xxx_chip *chip, int port);
  243. int mv88e6095_g1_stats_set_histogram(struct mv88e6xxx_chip *chip);
  244. int mv88e6390_g1_stats_set_histogram(struct mv88e6xxx_chip *chip);
  245. void mv88e6xxx_g1_stats_read(struct mv88e6xxx_chip *chip, int stat, u32 *val);
  246. int mv88e6xxx_g1_stats_clear(struct mv88e6xxx_chip *chip);
  247. int mv88e6095_g1_set_egress_port(struct mv88e6xxx_chip *chip, int port);
  248. int mv88e6390_g1_set_egress_port(struct mv88e6xxx_chip *chip, int port);
  249. int mv88e6095_g1_set_cpu_port(struct mv88e6xxx_chip *chip, int port);
  250. int mv88e6390_g1_set_cpu_port(struct mv88e6xxx_chip *chip, int port);
  251. int mv88e6390_g1_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
  252. int mv88e6085_g1_ip_pri_map(struct mv88e6xxx_chip *chip);
  253. int mv88e6085_g1_ieee_pri_map(struct mv88e6xxx_chip *chip);
  254. int mv88e6185_g1_set_cascade_port(struct mv88e6xxx_chip *chip, int port);
  255. int mv88e6085_g1_rmu_disable(struct mv88e6xxx_chip *chip);
  256. int mv88e6352_g1_rmu_disable(struct mv88e6xxx_chip *chip);
  257. int mv88e6390_g1_rmu_disable(struct mv88e6xxx_chip *chip);
  258. int mv88e6xxx_g1_set_device_number(struct mv88e6xxx_chip *chip, int index);
  259. int mv88e6xxx_g1_atu_set_learn2all(struct mv88e6xxx_chip *chip, bool learn2all);
  260. int mv88e6xxx_g1_atu_set_age_time(struct mv88e6xxx_chip *chip,
  261. unsigned int msecs);
  262. int mv88e6xxx_g1_atu_getnext(struct mv88e6xxx_chip *chip, u16 fid,
  263. struct mv88e6xxx_atu_entry *entry);
  264. int mv88e6xxx_g1_atu_loadpurge(struct mv88e6xxx_chip *chip, u16 fid,
  265. struct mv88e6xxx_atu_entry *entry);
  266. int mv88e6xxx_g1_atu_flush(struct mv88e6xxx_chip *chip, u16 fid, bool all);
  267. int mv88e6xxx_g1_atu_remove(struct mv88e6xxx_chip *chip, u16 fid, int port,
  268. bool all);
  269. int mv88e6xxx_g1_atu_prob_irq_setup(struct mv88e6xxx_chip *chip);
  270. void mv88e6xxx_g1_atu_prob_irq_free(struct mv88e6xxx_chip *chip);
  271. int mv88e6185_g1_vtu_getnext(struct mv88e6xxx_chip *chip,
  272. struct mv88e6xxx_vtu_entry *entry);
  273. int mv88e6185_g1_vtu_loadpurge(struct mv88e6xxx_chip *chip,
  274. struct mv88e6xxx_vtu_entry *entry);
  275. int mv88e6352_g1_vtu_getnext(struct mv88e6xxx_chip *chip,
  276. struct mv88e6xxx_vtu_entry *entry);
  277. int mv88e6352_g1_vtu_loadpurge(struct mv88e6xxx_chip *chip,
  278. struct mv88e6xxx_vtu_entry *entry);
  279. int mv88e6390_g1_vtu_getnext(struct mv88e6xxx_chip *chip,
  280. struct mv88e6xxx_vtu_entry *entry);
  281. int mv88e6390_g1_vtu_loadpurge(struct mv88e6xxx_chip *chip,
  282. struct mv88e6xxx_vtu_entry *entry);
  283. int mv88e6xxx_g1_vtu_flush(struct mv88e6xxx_chip *chip);
  284. int mv88e6xxx_g1_vtu_prob_irq_setup(struct mv88e6xxx_chip *chip);
  285. void mv88e6xxx_g1_vtu_prob_irq_free(struct mv88e6xxx_chip *chip);
  286. #endif /* _MV88E6XXX_GLOBAL1_H */