global2_scratch.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. /*
  2. * Marvell 88E6xxx Switch Global 2 Scratch & Misc Registers support
  3. *
  4. * Copyright (c) 2008 Marvell Semiconductor
  5. *
  6. * Copyright (c) 2017 National Instruments
  7. * Brandon Streiff <brandon.streiff@ni.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. */
  14. #include "chip.h"
  15. #include "global2.h"
  16. /* Offset 0x1A: Scratch and Misc. Register */
  17. static int mv88e6xxx_g2_scratch_read(struct mv88e6xxx_chip *chip, int reg,
  18. u8 *data)
  19. {
  20. u16 value;
  21. int err;
  22. err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SCRATCH_MISC_MISC,
  23. reg << 8);
  24. if (err)
  25. return err;
  26. err = mv88e6xxx_g2_read(chip, MV88E6XXX_G2_SCRATCH_MISC_MISC, &value);
  27. if (err)
  28. return err;
  29. *data = (value & MV88E6XXX_G2_SCRATCH_MISC_DATA_MASK);
  30. return 0;
  31. }
  32. static int mv88e6xxx_g2_scratch_write(struct mv88e6xxx_chip *chip, int reg,
  33. u8 data)
  34. {
  35. u16 value = (reg << 8) | data;
  36. return mv88e6xxx_g2_update(chip, MV88E6XXX_G2_SCRATCH_MISC_MISC, value);
  37. }
  38. /**
  39. * mv88e6xxx_g2_scratch_gpio_get_bit - get a bit
  40. * @chip: chip private data
  41. * @nr: bit index
  42. * @set: is bit set?
  43. */
  44. static int mv88e6xxx_g2_scratch_get_bit(struct mv88e6xxx_chip *chip,
  45. int base_reg, unsigned int offset,
  46. int *set)
  47. {
  48. int reg = base_reg + (offset / 8);
  49. u8 mask = (1 << (offset & 0x7));
  50. u8 val;
  51. int err;
  52. err = mv88e6xxx_g2_scratch_read(chip, reg, &val);
  53. if (err)
  54. return err;
  55. *set = !!(mask & val);
  56. return 0;
  57. }
  58. /**
  59. * mv88e6xxx_g2_scratch_gpio_set_bit - set (or clear) a bit
  60. * @chip: chip private data
  61. * @nr: bit index
  62. * @set: set if true, clear if false
  63. *
  64. * Helper function for dealing with the direction and data registers.
  65. */
  66. static int mv88e6xxx_g2_scratch_set_bit(struct mv88e6xxx_chip *chip,
  67. int base_reg, unsigned int offset,
  68. int set)
  69. {
  70. int reg = base_reg + (offset / 8);
  71. u8 mask = (1 << (offset & 0x7));
  72. u8 val;
  73. int err;
  74. err = mv88e6xxx_g2_scratch_read(chip, reg, &val);
  75. if (err)
  76. return err;
  77. if (set)
  78. val |= mask;
  79. else
  80. val &= ~mask;
  81. return mv88e6xxx_g2_scratch_write(chip, reg, val);
  82. }
  83. /**
  84. * mv88e6352_g2_scratch_gpio_get_data - get data on gpio pin
  85. * @chip: chip private data
  86. * @pin: gpio index
  87. *
  88. * Return: 0 for low, 1 for high, negative error
  89. */
  90. static int mv88e6352_g2_scratch_gpio_get_data(struct mv88e6xxx_chip *chip,
  91. unsigned int pin)
  92. {
  93. int val = 0;
  94. int err;
  95. err = mv88e6xxx_g2_scratch_get_bit(chip,
  96. MV88E6352_G2_SCRATCH_GPIO_DATA0,
  97. pin, &val);
  98. if (err)
  99. return err;
  100. return val;
  101. }
  102. /**
  103. * mv88e6352_g2_scratch_gpio_set_data - set data on gpio pin
  104. * @chip: chip private data
  105. * @pin: gpio index
  106. * @value: value to set
  107. */
  108. static int mv88e6352_g2_scratch_gpio_set_data(struct mv88e6xxx_chip *chip,
  109. unsigned int pin, int value)
  110. {
  111. u8 mask = (1 << (pin & 0x7));
  112. int offset = (pin / 8);
  113. int reg;
  114. reg = MV88E6352_G2_SCRATCH_GPIO_DATA0 + offset;
  115. if (value)
  116. chip->gpio_data[offset] |= mask;
  117. else
  118. chip->gpio_data[offset] &= ~mask;
  119. return mv88e6xxx_g2_scratch_write(chip, reg, chip->gpio_data[offset]);
  120. }
  121. /**
  122. * mv88e6352_g2_scratch_gpio_get_dir - get direction of gpio pin
  123. * @chip: chip private data
  124. * @pin: gpio index
  125. *
  126. * Return: 0 for output, 1 for input (same as GPIOF_DIR_XXX).
  127. */
  128. static int mv88e6352_g2_scratch_gpio_get_dir(struct mv88e6xxx_chip *chip,
  129. unsigned int pin)
  130. {
  131. int val = 0;
  132. int err;
  133. err = mv88e6xxx_g2_scratch_get_bit(chip,
  134. MV88E6352_G2_SCRATCH_GPIO_DIR0,
  135. pin, &val);
  136. if (err)
  137. return err;
  138. return val;
  139. }
  140. /**
  141. * mv88e6352_g2_scratch_gpio_set_dir - set direction of gpio pin
  142. * @chip: chip private data
  143. * @pin: gpio index
  144. */
  145. static int mv88e6352_g2_scratch_gpio_set_dir(struct mv88e6xxx_chip *chip,
  146. unsigned int pin, bool input)
  147. {
  148. int value = (input ? MV88E6352_G2_SCRATCH_GPIO_DIR_IN :
  149. MV88E6352_G2_SCRATCH_GPIO_DIR_OUT);
  150. return mv88e6xxx_g2_scratch_set_bit(chip,
  151. MV88E6352_G2_SCRATCH_GPIO_DIR0,
  152. pin, value);
  153. }
  154. /**
  155. * mv88e6352_g2_scratch_gpio_get_pctl - get pin control setting
  156. * @chip: chip private data
  157. * @pin: gpio index
  158. * @func: function number
  159. *
  160. * Note that the function numbers themselves may vary by chipset.
  161. */
  162. static int mv88e6352_g2_scratch_gpio_get_pctl(struct mv88e6xxx_chip *chip,
  163. unsigned int pin, int *func)
  164. {
  165. int reg = MV88E6352_G2_SCRATCH_GPIO_PCTL0 + (pin / 2);
  166. int offset = (pin & 0x1) ? 4 : 0;
  167. u8 mask = (0x7 << offset);
  168. int err;
  169. u8 val;
  170. err = mv88e6xxx_g2_scratch_read(chip, reg, &val);
  171. if (err)
  172. return err;
  173. *func = (val & mask) >> offset;
  174. return 0;
  175. }
  176. /**
  177. * mv88e6352_g2_scratch_gpio_set_pctl - set pin control setting
  178. * @chip: chip private data
  179. * @pin: gpio index
  180. * @func: function number
  181. */
  182. static int mv88e6352_g2_scratch_gpio_set_pctl(struct mv88e6xxx_chip *chip,
  183. unsigned int pin, int func)
  184. {
  185. int reg = MV88E6352_G2_SCRATCH_GPIO_PCTL0 + (pin / 2);
  186. int offset = (pin & 0x1) ? 4 : 0;
  187. u8 mask = (0x7 << offset);
  188. int err;
  189. u8 val;
  190. err = mv88e6xxx_g2_scratch_read(chip, reg, &val);
  191. if (err)
  192. return err;
  193. val = (val & ~mask) | ((func & mask) << offset);
  194. return mv88e6xxx_g2_scratch_write(chip, reg, val);
  195. }
  196. const struct mv88e6xxx_gpio_ops mv88e6352_gpio_ops = {
  197. .get_data = mv88e6352_g2_scratch_gpio_get_data,
  198. .set_data = mv88e6352_g2_scratch_gpio_set_data,
  199. .get_dir = mv88e6352_g2_scratch_gpio_get_dir,
  200. .set_dir = mv88e6352_g2_scratch_gpio_set_dir,
  201. .get_pctl = mv88e6352_g2_scratch_gpio_get_pctl,
  202. .set_pctl = mv88e6352_g2_scratch_gpio_set_pctl,
  203. };
  204. /**
  205. * mv88e6xxx_g2_gpio_set_smi - set gpio muxing for external smi
  206. * @chip: chip private data
  207. * @external: set mux for external smi, or free for gpio usage
  208. *
  209. * Some mv88e6xxx models have GPIO pins that may be configured as
  210. * an external SMI interface, or they may be made free for other
  211. * GPIO uses.
  212. */
  213. int mv88e6xxx_g2_scratch_gpio_set_smi(struct mv88e6xxx_chip *chip,
  214. bool external)
  215. {
  216. int misc_cfg = MV88E6352_G2_SCRATCH_MISC_CFG;
  217. int config_data1 = MV88E6352_G2_SCRATCH_CONFIG_DATA1;
  218. int config_data2 = MV88E6352_G2_SCRATCH_CONFIG_DATA2;
  219. bool no_cpu;
  220. u8 p0_mode;
  221. int err;
  222. u8 val;
  223. err = mv88e6xxx_g2_scratch_read(chip, config_data2, &val);
  224. if (err)
  225. return err;
  226. p0_mode = val & MV88E6352_G2_SCRATCH_CONFIG_DATA2_P0_MODE_MASK;
  227. if (p0_mode == 0x01 || p0_mode == 0x02)
  228. return -EBUSY;
  229. err = mv88e6xxx_g2_scratch_read(chip, config_data1, &val);
  230. if (err)
  231. return err;
  232. no_cpu = !!(val & MV88E6352_G2_SCRATCH_CONFIG_DATA1_NO_CPU);
  233. err = mv88e6xxx_g2_scratch_read(chip, misc_cfg, &val);
  234. if (err)
  235. return err;
  236. /* NO_CPU being 0 inverts the meaning of the bit */
  237. if (!no_cpu)
  238. external = !external;
  239. if (external)
  240. val |= MV88E6352_G2_SCRATCH_MISC_CFG_NORMALSMI;
  241. else
  242. val &= ~MV88E6352_G2_SCRATCH_MISC_CFG_NORMALSMI;
  243. return mv88e6xxx_g2_scratch_write(chip, misc_cfg, val);
  244. }