vitesse-vsc73xx.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* DSA driver for:
  3. * Vitesse VSC7385 SparX-G5 5+1-port Integrated Gigabit Ethernet Switch
  4. * Vitesse VSC7388 SparX-G8 8-port Integrated Gigabit Ethernet Switch
  5. * Vitesse VSC7395 SparX-G5e 5+1-port Integrated Gigabit Ethernet Switch
  6. * Vitesse VSC7398 SparX-G8e 8-port Integrated Gigabit Ethernet Switch
  7. *
  8. * These switches have a built-in 8051 CPU and can download and execute a
  9. * firmware in this CPU. They can also be configured to use an external CPU
  10. * handling the switch in a memory-mapped manner by connecting to that external
  11. * CPU's memory bus.
  12. *
  13. * This driver (currently) only takes control of the switch chip over SPI and
  14. * configures it to route packages around when connected to a CPU port. The
  15. * chip has embedded PHYs and VLAN support so we model it using DSA.
  16. *
  17. * Copyright (C) 2018 Linus Wallej <linus.walleij@linaro.org>
  18. * Includes portions of code from the firmware uploader by:
  19. * Copyright (C) 2009 Gabor Juhos <juhosg@openwrt.org>
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/device.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/of_mdio.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/spi/spi.h>
  29. #include <linux/bitops.h>
  30. #include <linux/if_bridge.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/gpio/consumer.h>
  33. #include <linux/gpio/driver.h>
  34. #include <linux/random.h>
  35. #include <net/dsa.h>
  36. #define VSC73XX_BLOCK_MAC 0x1 /* Subblocks 0-4, 6 (CPU port) */
  37. #define VSC73XX_BLOCK_ANALYZER 0x2 /* Only subblock 0 */
  38. #define VSC73XX_BLOCK_MII 0x3 /* Subblocks 0 and 1 */
  39. #define VSC73XX_BLOCK_MEMINIT 0x3 /* Only subblock 2 */
  40. #define VSC73XX_BLOCK_CAPTURE 0x4 /* Only subblock 2 */
  41. #define VSC73XX_BLOCK_ARBITER 0x5 /* Only subblock 0 */
  42. #define VSC73XX_BLOCK_SYSTEM 0x7 /* Only subblock 0 */
  43. #define CPU_PORT 6 /* CPU port */
  44. /* MAC Block registers */
  45. #define VSC73XX_MAC_CFG 0x00
  46. #define VSC73XX_MACHDXGAP 0x02
  47. #define VSC73XX_FCCONF 0x04
  48. #define VSC73XX_FCMACHI 0x08
  49. #define VSC73XX_FCMACLO 0x0c
  50. #define VSC73XX_MAXLEN 0x10
  51. #define VSC73XX_ADVPORTM 0x19
  52. #define VSC73XX_TXUPDCFG 0x24
  53. #define VSC73XX_TXQ_SELECT_CFG 0x28
  54. #define VSC73XX_RXOCT 0x50
  55. #define VSC73XX_TXOCT 0x51
  56. #define VSC73XX_C_RX0 0x52
  57. #define VSC73XX_C_RX1 0x53
  58. #define VSC73XX_C_RX2 0x54
  59. #define VSC73XX_C_TX0 0x55
  60. #define VSC73XX_C_TX1 0x56
  61. #define VSC73XX_C_TX2 0x57
  62. #define VSC73XX_C_CFG 0x58
  63. #define VSC73XX_CAT_DROP 0x6e
  64. #define VSC73XX_CAT_PR_MISC_L2 0x6f
  65. #define VSC73XX_CAT_PR_USR_PRIO 0x75
  66. #define VSC73XX_Q_MISC_CONF 0xdf
  67. /* MAC_CFG register bits */
  68. #define VSC73XX_MAC_CFG_WEXC_DIS BIT(31)
  69. #define VSC73XX_MAC_CFG_PORT_RST BIT(29)
  70. #define VSC73XX_MAC_CFG_TX_EN BIT(28)
  71. #define VSC73XX_MAC_CFG_SEED_LOAD BIT(27)
  72. #define VSC73XX_MAC_CFG_SEED_MASK GENMASK(26, 19)
  73. #define VSC73XX_MAC_CFG_SEED_OFFSET 19
  74. #define VSC73XX_MAC_CFG_FDX BIT(18)
  75. #define VSC73XX_MAC_CFG_GIGA_MODE BIT(17)
  76. #define VSC73XX_MAC_CFG_RX_EN BIT(16)
  77. #define VSC73XX_MAC_CFG_VLAN_DBLAWR BIT(15)
  78. #define VSC73XX_MAC_CFG_VLAN_AWR BIT(14)
  79. #define VSC73XX_MAC_CFG_100_BASE_T BIT(13) /* Not in manual */
  80. #define VSC73XX_MAC_CFG_TX_IPG_MASK GENMASK(10, 6)
  81. #define VSC73XX_MAC_CFG_TX_IPG_OFFSET 6
  82. #define VSC73XX_MAC_CFG_TX_IPG_1000M (6 << VSC73XX_MAC_CFG_TX_IPG_OFFSET)
  83. #define VSC73XX_MAC_CFG_TX_IPG_100_10M (17 << VSC73XX_MAC_CFG_TX_IPG_OFFSET)
  84. #define VSC73XX_MAC_CFG_MAC_RX_RST BIT(5)
  85. #define VSC73XX_MAC_CFG_MAC_TX_RST BIT(4)
  86. #define VSC73XX_MAC_CFG_CLK_SEL_MASK GENMASK(2, 0)
  87. #define VSC73XX_MAC_CFG_CLK_SEL_OFFSET 0
  88. #define VSC73XX_MAC_CFG_CLK_SEL_1000M 1
  89. #define VSC73XX_MAC_CFG_CLK_SEL_100M 2
  90. #define VSC73XX_MAC_CFG_CLK_SEL_10M 3
  91. #define VSC73XX_MAC_CFG_CLK_SEL_EXT 4
  92. #define VSC73XX_MAC_CFG_1000M_F_PHY (VSC73XX_MAC_CFG_FDX | \
  93. VSC73XX_MAC_CFG_GIGA_MODE | \
  94. VSC73XX_MAC_CFG_TX_IPG_1000M | \
  95. VSC73XX_MAC_CFG_CLK_SEL_EXT)
  96. #define VSC73XX_MAC_CFG_100_10M_F_PHY (VSC73XX_MAC_CFG_FDX | \
  97. VSC73XX_MAC_CFG_TX_IPG_100_10M | \
  98. VSC73XX_MAC_CFG_CLK_SEL_EXT)
  99. #define VSC73XX_MAC_CFG_100_10M_H_PHY (VSC73XX_MAC_CFG_TX_IPG_100_10M | \
  100. VSC73XX_MAC_CFG_CLK_SEL_EXT)
  101. #define VSC73XX_MAC_CFG_1000M_F_RGMII (VSC73XX_MAC_CFG_FDX | \
  102. VSC73XX_MAC_CFG_GIGA_MODE | \
  103. VSC73XX_MAC_CFG_TX_IPG_1000M | \
  104. VSC73XX_MAC_CFG_CLK_SEL_1000M)
  105. #define VSC73XX_MAC_CFG_RESET (VSC73XX_MAC_CFG_PORT_RST | \
  106. VSC73XX_MAC_CFG_MAC_RX_RST | \
  107. VSC73XX_MAC_CFG_MAC_TX_RST)
  108. /* Flow control register bits */
  109. #define VSC73XX_FCCONF_ZERO_PAUSE_EN BIT(17)
  110. #define VSC73XX_FCCONF_FLOW_CTRL_OBEY BIT(16)
  111. #define VSC73XX_FCCONF_PAUSE_VAL_MASK GENMASK(15, 0)
  112. /* ADVPORTM advanced port setup register bits */
  113. #define VSC73XX_ADVPORTM_IFG_PPM BIT(7)
  114. #define VSC73XX_ADVPORTM_EXC_COL_CONT BIT(6)
  115. #define VSC73XX_ADVPORTM_EXT_PORT BIT(5)
  116. #define VSC73XX_ADVPORTM_INV_GTX BIT(4)
  117. #define VSC73XX_ADVPORTM_ENA_GTX BIT(3)
  118. #define VSC73XX_ADVPORTM_DDR_MODE BIT(2)
  119. #define VSC73XX_ADVPORTM_IO_LOOPBACK BIT(1)
  120. #define VSC73XX_ADVPORTM_HOST_LOOPBACK BIT(0)
  121. /* CAT_DROP categorizer frame dropping register bits */
  122. #define VSC73XX_CAT_DROP_DROP_MC_SMAC_ENA BIT(6)
  123. #define VSC73XX_CAT_DROP_FWD_CTRL_ENA BIT(4)
  124. #define VSC73XX_CAT_DROP_FWD_PAUSE_ENA BIT(3)
  125. #define VSC73XX_CAT_DROP_UNTAGGED_ENA BIT(2)
  126. #define VSC73XX_CAT_DROP_TAGGED_ENA BIT(1)
  127. #define VSC73XX_CAT_DROP_NULL_MAC_ENA BIT(0)
  128. #define VSC73XX_Q_MISC_CONF_EXTENT_MEM BIT(31)
  129. #define VSC73XX_Q_MISC_CONF_EARLY_TX_MASK GENMASK(4, 1)
  130. #define VSC73XX_Q_MISC_CONF_EARLY_TX_512 (1 << 1)
  131. #define VSC73XX_Q_MISC_CONF_MAC_PAUSE_MODE BIT(0)
  132. /* Frame analyzer block 2 registers */
  133. #define VSC73XX_STORMLIMIT 0x02
  134. #define VSC73XX_ADVLEARN 0x03
  135. #define VSC73XX_IFLODMSK 0x04
  136. #define VSC73XX_VLANMASK 0x05
  137. #define VSC73XX_MACHDATA 0x06
  138. #define VSC73XX_MACLDATA 0x07
  139. #define VSC73XX_ANMOVED 0x08
  140. #define VSC73XX_ANAGEFIL 0x09
  141. #define VSC73XX_ANEVENTS 0x0a
  142. #define VSC73XX_ANCNTMASK 0x0b
  143. #define VSC73XX_ANCNTVAL 0x0c
  144. #define VSC73XX_LEARNMASK 0x0d
  145. #define VSC73XX_UFLODMASK 0x0e
  146. #define VSC73XX_MFLODMASK 0x0f
  147. #define VSC73XX_RECVMASK 0x10
  148. #define VSC73XX_AGGRCTRL 0x20
  149. #define VSC73XX_AGGRMSKS 0x30 /* Until 0x3f */
  150. #define VSC73XX_DSTMASKS 0x40 /* Until 0x7f */
  151. #define VSC73XX_SRCMASKS 0x80 /* Until 0x87 */
  152. #define VSC73XX_CAPENAB 0xa0
  153. #define VSC73XX_MACACCESS 0xb0
  154. #define VSC73XX_IPMCACCESS 0xb1
  155. #define VSC73XX_MACTINDX 0xc0
  156. #define VSC73XX_VLANACCESS 0xd0
  157. #define VSC73XX_VLANTIDX 0xe0
  158. #define VSC73XX_AGENCTRL 0xf0
  159. #define VSC73XX_CAPRST 0xff
  160. #define VSC73XX_MACACCESS_CPU_COPY BIT(14)
  161. #define VSC73XX_MACACCESS_FWD_KILL BIT(13)
  162. #define VSC73XX_MACACCESS_IGNORE_VLAN BIT(12)
  163. #define VSC73XX_MACACCESS_AGED_FLAG BIT(11)
  164. #define VSC73XX_MACACCESS_VALID BIT(10)
  165. #define VSC73XX_MACACCESS_LOCKED BIT(9)
  166. #define VSC73XX_MACACCESS_DEST_IDX_MASK GENMASK(8, 3)
  167. #define VSC73XX_MACACCESS_CMD_MASK GENMASK(2, 0)
  168. #define VSC73XX_MACACCESS_CMD_IDLE 0
  169. #define VSC73XX_MACACCESS_CMD_LEARN 1
  170. #define VSC73XX_MACACCESS_CMD_FORGET 2
  171. #define VSC73XX_MACACCESS_CMD_AGE_TABLE 3
  172. #define VSC73XX_MACACCESS_CMD_FLUSH_TABLE 4
  173. #define VSC73XX_MACACCESS_CMD_CLEAR_TABLE 5
  174. #define VSC73XX_MACACCESS_CMD_READ_ENTRY 6
  175. #define VSC73XX_MACACCESS_CMD_WRITE_ENTRY 7
  176. #define VSC73XX_VLANACCESS_LEARN_DISABLED BIT(30)
  177. #define VSC73XX_VLANACCESS_VLAN_MIRROR BIT(29)
  178. #define VSC73XX_VLANACCESS_VLAN_SRC_CHECK BIT(28)
  179. #define VSC73XX_VLANACCESS_VLAN_PORT_MASK GENMASK(9, 2)
  180. #define VSC73XX_VLANACCESS_VLAN_TBL_CMD_MASK GENMASK(2, 0)
  181. #define VSC73XX_VLANACCESS_VLAN_TBL_CMD_IDLE 0
  182. #define VSC73XX_VLANACCESS_VLAN_TBL_CMD_READ_ENTRY 1
  183. #define VSC73XX_VLANACCESS_VLAN_TBL_CMD_WRITE_ENTRY 2
  184. #define VSC73XX_VLANACCESS_VLAN_TBL_CMD_CLEAR_TABLE 3
  185. /* MII block 3 registers */
  186. #define VSC73XX_MII_STAT 0x0
  187. #define VSC73XX_MII_CMD 0x1
  188. #define VSC73XX_MII_DATA 0x2
  189. /* Arbiter block 5 registers */
  190. #define VSC73XX_ARBEMPTY 0x0c
  191. #define VSC73XX_ARBDISC 0x0e
  192. #define VSC73XX_SBACKWDROP 0x12
  193. #define VSC73XX_DBACKWDROP 0x13
  194. #define VSC73XX_ARBBURSTPROB 0x15
  195. /* System block 7 registers */
  196. #define VSC73XX_ICPU_SIPAD 0x01
  197. #define VSC73XX_GMIIDELAY 0x05
  198. #define VSC73XX_ICPU_CTRL 0x10
  199. #define VSC73XX_ICPU_ADDR 0x11
  200. #define VSC73XX_ICPU_SRAM 0x12
  201. #define VSC73XX_HWSEM 0x13
  202. #define VSC73XX_GLORESET 0x14
  203. #define VSC73XX_ICPU_MBOX_VAL 0x15
  204. #define VSC73XX_ICPU_MBOX_SET 0x16
  205. #define VSC73XX_ICPU_MBOX_CLR 0x17
  206. #define VSC73XX_CHIPID 0x18
  207. #define VSC73XX_GPIO 0x34
  208. #define VSC73XX_GMIIDELAY_GMII0_GTXDELAY_NONE 0
  209. #define VSC73XX_GMIIDELAY_GMII0_GTXDELAY_1_4_NS 1
  210. #define VSC73XX_GMIIDELAY_GMII0_GTXDELAY_1_7_NS 2
  211. #define VSC73XX_GMIIDELAY_GMII0_GTXDELAY_2_0_NS 3
  212. #define VSC73XX_GMIIDELAY_GMII0_RXDELAY_NONE (0 << 4)
  213. #define VSC73XX_GMIIDELAY_GMII0_RXDELAY_1_4_NS (1 << 4)
  214. #define VSC73XX_GMIIDELAY_GMII0_RXDELAY_1_7_NS (2 << 4)
  215. #define VSC73XX_GMIIDELAY_GMII0_RXDELAY_2_0_NS (3 << 4)
  216. #define VSC73XX_ICPU_CTRL_WATCHDOG_RST BIT(31)
  217. #define VSC73XX_ICPU_CTRL_CLK_DIV_MASK GENMASK(12, 8)
  218. #define VSC73XX_ICPU_CTRL_SRST_HOLD BIT(7)
  219. #define VSC73XX_ICPU_CTRL_ICPU_PI_EN BIT(6)
  220. #define VSC73XX_ICPU_CTRL_BOOT_EN BIT(3)
  221. #define VSC73XX_ICPU_CTRL_EXT_ACC_EN BIT(2)
  222. #define VSC73XX_ICPU_CTRL_CLK_EN BIT(1)
  223. #define VSC73XX_ICPU_CTRL_SRST BIT(0)
  224. #define VSC73XX_CHIPID_ID_SHIFT 12
  225. #define VSC73XX_CHIPID_ID_MASK 0xffff
  226. #define VSC73XX_CHIPID_REV_SHIFT 28
  227. #define VSC73XX_CHIPID_REV_MASK 0xf
  228. #define VSC73XX_CHIPID_ID_7385 0x7385
  229. #define VSC73XX_CHIPID_ID_7388 0x7388
  230. #define VSC73XX_CHIPID_ID_7395 0x7395
  231. #define VSC73XX_CHIPID_ID_7398 0x7398
  232. #define VSC73XX_GLORESET_STROBE BIT(4)
  233. #define VSC73XX_GLORESET_ICPU_LOCK BIT(3)
  234. #define VSC73XX_GLORESET_MEM_LOCK BIT(2)
  235. #define VSC73XX_GLORESET_PHY_RESET BIT(1)
  236. #define VSC73XX_GLORESET_MASTER_RESET BIT(0)
  237. #define VSC73XX_CMD_MODE_READ 0
  238. #define VSC73XX_CMD_MODE_WRITE 1
  239. #define VSC73XX_CMD_MODE_SHIFT 4
  240. #define VSC73XX_CMD_BLOCK_SHIFT 5
  241. #define VSC73XX_CMD_BLOCK_MASK 0x7
  242. #define VSC73XX_CMD_SUBBLOCK_MASK 0xf
  243. #define VSC7385_CLOCK_DELAY ((3 << 4) | 3)
  244. #define VSC7385_CLOCK_DELAY_MASK ((3 << 4) | 3)
  245. #define VSC73XX_ICPU_CTRL_STOP (VSC73XX_ICPU_CTRL_SRST_HOLD | \
  246. VSC73XX_ICPU_CTRL_BOOT_EN | \
  247. VSC73XX_ICPU_CTRL_EXT_ACC_EN)
  248. #define VSC73XX_ICPU_CTRL_START (VSC73XX_ICPU_CTRL_CLK_DIV | \
  249. VSC73XX_ICPU_CTRL_BOOT_EN | \
  250. VSC73XX_ICPU_CTRL_CLK_EN | \
  251. VSC73XX_ICPU_CTRL_SRST)
  252. /**
  253. * struct vsc73xx - VSC73xx state container
  254. */
  255. struct vsc73xx {
  256. struct device *dev;
  257. struct gpio_desc *reset;
  258. struct spi_device *spi;
  259. struct dsa_switch *ds;
  260. struct gpio_chip gc;
  261. u16 chipid;
  262. u8 addr[ETH_ALEN];
  263. struct mutex lock; /* Protects SPI traffic */
  264. };
  265. #define IS_7385(a) ((a)->chipid == VSC73XX_CHIPID_ID_7385)
  266. #define IS_7388(a) ((a)->chipid == VSC73XX_CHIPID_ID_7388)
  267. #define IS_7395(a) ((a)->chipid == VSC73XX_CHIPID_ID_7395)
  268. #define IS_7398(a) ((a)->chipid == VSC73XX_CHIPID_ID_7398)
  269. #define IS_739X(a) (IS_7395(a) || IS_7398(a))
  270. struct vsc73xx_counter {
  271. u8 counter;
  272. const char *name;
  273. };
  274. /* Counters are named according to the MIB standards where applicable.
  275. * Some counters are custom, non-standard. The standard counters are
  276. * named in accordance with RFC2819, RFC2021 and IEEE Std 802.3-2002 Annex
  277. * 30A Counters.
  278. */
  279. static const struct vsc73xx_counter vsc73xx_rx_counters[] = {
  280. { 0, "RxEtherStatsPkts" },
  281. { 1, "RxBroadcast+MulticastPkts" }, /* non-standard counter */
  282. { 2, "RxTotalErrorPackets" }, /* non-standard counter */
  283. { 3, "RxEtherStatsBroadcastPkts" },
  284. { 4, "RxEtherStatsMulticastPkts" },
  285. { 5, "RxEtherStatsPkts64Octets" },
  286. { 6, "RxEtherStatsPkts65to127Octets" },
  287. { 7, "RxEtherStatsPkts128to255Octets" },
  288. { 8, "RxEtherStatsPkts256to511Octets" },
  289. { 9, "RxEtherStatsPkts512to1023Octets" },
  290. { 10, "RxEtherStatsPkts1024to1518Octets" },
  291. { 11, "RxJumboFrames" }, /* non-standard counter */
  292. { 12, "RxaPauseMACControlFramesTransmitted" },
  293. { 13, "RxFIFODrops" }, /* non-standard counter */
  294. { 14, "RxBackwardDrops" }, /* non-standard counter */
  295. { 15, "RxClassifierDrops" }, /* non-standard counter */
  296. { 16, "RxEtherStatsCRCAlignErrors" },
  297. { 17, "RxEtherStatsUndersizePkts" },
  298. { 18, "RxEtherStatsOversizePkts" },
  299. { 19, "RxEtherStatsFragments" },
  300. { 20, "RxEtherStatsJabbers" },
  301. { 21, "RxaMACControlFramesReceived" },
  302. /* 22-24 are undefined */
  303. { 25, "RxaFramesReceivedOK" },
  304. { 26, "RxQoSClass0" }, /* non-standard counter */
  305. { 27, "RxQoSClass1" }, /* non-standard counter */
  306. { 28, "RxQoSClass2" }, /* non-standard counter */
  307. { 29, "RxQoSClass3" }, /* non-standard counter */
  308. };
  309. static const struct vsc73xx_counter vsc73xx_tx_counters[] = {
  310. { 0, "TxEtherStatsPkts" },
  311. { 1, "TxBroadcast+MulticastPkts" }, /* non-standard counter */
  312. { 2, "TxTotalErrorPackets" }, /* non-standard counter */
  313. { 3, "TxEtherStatsBroadcastPkts" },
  314. { 4, "TxEtherStatsMulticastPkts" },
  315. { 5, "TxEtherStatsPkts64Octets" },
  316. { 6, "TxEtherStatsPkts65to127Octets" },
  317. { 7, "TxEtherStatsPkts128to255Octets" },
  318. { 8, "TxEtherStatsPkts256to511Octets" },
  319. { 9, "TxEtherStatsPkts512to1023Octets" },
  320. { 10, "TxEtherStatsPkts1024to1518Octets" },
  321. { 11, "TxJumboFrames" }, /* non-standard counter */
  322. { 12, "TxaPauseMACControlFramesTransmitted" },
  323. { 13, "TxFIFODrops" }, /* non-standard counter */
  324. { 14, "TxDrops" }, /* non-standard counter */
  325. { 15, "TxEtherStatsCollisions" },
  326. { 16, "TxEtherStatsCRCAlignErrors" },
  327. { 17, "TxEtherStatsUndersizePkts" },
  328. { 18, "TxEtherStatsOversizePkts" },
  329. { 19, "TxEtherStatsFragments" },
  330. { 20, "TxEtherStatsJabbers" },
  331. /* 21-24 are undefined */
  332. { 25, "TxaFramesReceivedOK" },
  333. { 26, "TxQoSClass0" }, /* non-standard counter */
  334. { 27, "TxQoSClass1" }, /* non-standard counter */
  335. { 28, "TxQoSClass2" }, /* non-standard counter */
  336. { 29, "TxQoSClass3" }, /* non-standard counter */
  337. };
  338. static int vsc73xx_is_addr_valid(u8 block, u8 subblock)
  339. {
  340. switch (block) {
  341. case VSC73XX_BLOCK_MAC:
  342. switch (subblock) {
  343. case 0 ... 4:
  344. case 6:
  345. return 1;
  346. }
  347. break;
  348. case VSC73XX_BLOCK_ANALYZER:
  349. case VSC73XX_BLOCK_SYSTEM:
  350. switch (subblock) {
  351. case 0:
  352. return 1;
  353. }
  354. break;
  355. case VSC73XX_BLOCK_MII:
  356. case VSC73XX_BLOCK_CAPTURE:
  357. case VSC73XX_BLOCK_ARBITER:
  358. switch (subblock) {
  359. case 0 ... 1:
  360. return 1;
  361. }
  362. break;
  363. }
  364. return 0;
  365. }
  366. static u8 vsc73xx_make_addr(u8 mode, u8 block, u8 subblock)
  367. {
  368. u8 ret;
  369. ret = (block & VSC73XX_CMD_BLOCK_MASK) << VSC73XX_CMD_BLOCK_SHIFT;
  370. ret |= (mode & 1) << VSC73XX_CMD_MODE_SHIFT;
  371. ret |= subblock & VSC73XX_CMD_SUBBLOCK_MASK;
  372. return ret;
  373. }
  374. static int vsc73xx_read(struct vsc73xx *vsc, u8 block, u8 subblock, u8 reg,
  375. u32 *val)
  376. {
  377. struct spi_transfer t[2];
  378. struct spi_message m;
  379. u8 cmd[4];
  380. u8 buf[4];
  381. int ret;
  382. if (!vsc73xx_is_addr_valid(block, subblock))
  383. return -EINVAL;
  384. spi_message_init(&m);
  385. memset(&t, 0, sizeof(t));
  386. t[0].tx_buf = cmd;
  387. t[0].len = sizeof(cmd);
  388. spi_message_add_tail(&t[0], &m);
  389. t[1].rx_buf = buf;
  390. t[1].len = sizeof(buf);
  391. spi_message_add_tail(&t[1], &m);
  392. cmd[0] = vsc73xx_make_addr(VSC73XX_CMD_MODE_READ, block, subblock);
  393. cmd[1] = reg;
  394. cmd[2] = 0;
  395. cmd[3] = 0;
  396. mutex_lock(&vsc->lock);
  397. ret = spi_sync(vsc->spi, &m);
  398. mutex_unlock(&vsc->lock);
  399. if (ret)
  400. return ret;
  401. *val = (buf[0] << 24) | (buf[1] << 16) | (buf[2] << 8) | buf[3];
  402. return 0;
  403. }
  404. static int vsc73xx_write(struct vsc73xx *vsc, u8 block, u8 subblock, u8 reg,
  405. u32 val)
  406. {
  407. struct spi_transfer t[2];
  408. struct spi_message m;
  409. u8 cmd[2];
  410. u8 buf[4];
  411. int ret;
  412. if (!vsc73xx_is_addr_valid(block, subblock))
  413. return -EINVAL;
  414. spi_message_init(&m);
  415. memset(&t, 0, sizeof(t));
  416. t[0].tx_buf = cmd;
  417. t[0].len = sizeof(cmd);
  418. spi_message_add_tail(&t[0], &m);
  419. t[1].tx_buf = buf;
  420. t[1].len = sizeof(buf);
  421. spi_message_add_tail(&t[1], &m);
  422. cmd[0] = vsc73xx_make_addr(VSC73XX_CMD_MODE_WRITE, block, subblock);
  423. cmd[1] = reg;
  424. buf[0] = (val >> 24) & 0xff;
  425. buf[1] = (val >> 16) & 0xff;
  426. buf[2] = (val >> 8) & 0xff;
  427. buf[3] = val & 0xff;
  428. mutex_lock(&vsc->lock);
  429. ret = spi_sync(vsc->spi, &m);
  430. mutex_unlock(&vsc->lock);
  431. return ret;
  432. }
  433. static int vsc73xx_update_bits(struct vsc73xx *vsc, u8 block, u8 subblock,
  434. u8 reg, u32 mask, u32 val)
  435. {
  436. u32 tmp, orig;
  437. int ret;
  438. /* Same read-modify-write algorithm as e.g. regmap */
  439. ret = vsc73xx_read(vsc, block, subblock, reg, &orig);
  440. if (ret)
  441. return ret;
  442. tmp = orig & ~mask;
  443. tmp |= val & mask;
  444. return vsc73xx_write(vsc, block, subblock, reg, tmp);
  445. }
  446. static int vsc73xx_detect(struct vsc73xx *vsc)
  447. {
  448. bool icpu_si_boot_en;
  449. bool icpu_pi_en;
  450. u32 val;
  451. u32 rev;
  452. int ret;
  453. u32 id;
  454. ret = vsc73xx_read(vsc, VSC73XX_BLOCK_SYSTEM, 0,
  455. VSC73XX_ICPU_MBOX_VAL, &val);
  456. if (ret) {
  457. dev_err(vsc->dev, "unable to read mailbox (%d)\n", ret);
  458. return ret;
  459. }
  460. if (val == 0xffffffff) {
  461. dev_info(vsc->dev, "chip seems dead, assert reset\n");
  462. gpiod_set_value_cansleep(vsc->reset, 1);
  463. /* Reset pulse should be 20ns minimum, according to datasheet
  464. * table 245, so 10us should be fine
  465. */
  466. usleep_range(10, 100);
  467. gpiod_set_value_cansleep(vsc->reset, 0);
  468. /* Wait 20ms according to datasheet table 245 */
  469. msleep(20);
  470. ret = vsc73xx_read(vsc, VSC73XX_BLOCK_SYSTEM, 0,
  471. VSC73XX_ICPU_MBOX_VAL, &val);
  472. if (val == 0xffffffff) {
  473. dev_err(vsc->dev, "seems not to help, giving up\n");
  474. return -ENODEV;
  475. }
  476. }
  477. ret = vsc73xx_read(vsc, VSC73XX_BLOCK_SYSTEM, 0,
  478. VSC73XX_CHIPID, &val);
  479. if (ret) {
  480. dev_err(vsc->dev, "unable to read chip id (%d)\n", ret);
  481. return ret;
  482. }
  483. id = (val >> VSC73XX_CHIPID_ID_SHIFT) &
  484. VSC73XX_CHIPID_ID_MASK;
  485. switch (id) {
  486. case VSC73XX_CHIPID_ID_7385:
  487. case VSC73XX_CHIPID_ID_7388:
  488. case VSC73XX_CHIPID_ID_7395:
  489. case VSC73XX_CHIPID_ID_7398:
  490. break;
  491. default:
  492. dev_err(vsc->dev, "unsupported chip, id=%04x\n", id);
  493. return -ENODEV;
  494. }
  495. vsc->chipid = id;
  496. rev = (val >> VSC73XX_CHIPID_REV_SHIFT) &
  497. VSC73XX_CHIPID_REV_MASK;
  498. dev_info(vsc->dev, "VSC%04X (rev: %d) switch found\n", id, rev);
  499. ret = vsc73xx_read(vsc, VSC73XX_BLOCK_SYSTEM, 0,
  500. VSC73XX_ICPU_CTRL, &val);
  501. if (ret) {
  502. dev_err(vsc->dev, "unable to read iCPU control\n");
  503. return ret;
  504. }
  505. /* The iCPU can always be used but can boot in different ways.
  506. * If it is initially disabled and has no external memory,
  507. * we are in control and can do whatever we like, else we
  508. * are probably in trouble (we need some way to communicate
  509. * with the running firmware) so we bail out for now.
  510. */
  511. icpu_pi_en = !!(val & VSC73XX_ICPU_CTRL_ICPU_PI_EN);
  512. icpu_si_boot_en = !!(val & VSC73XX_ICPU_CTRL_BOOT_EN);
  513. if (icpu_si_boot_en && icpu_pi_en) {
  514. dev_err(vsc->dev,
  515. "iCPU enabled boots from SI, has external memory\n");
  516. dev_err(vsc->dev, "no idea how to deal with this\n");
  517. return -ENODEV;
  518. }
  519. if (icpu_si_boot_en && !icpu_pi_en) {
  520. dev_err(vsc->dev,
  521. "iCPU enabled boots from SI, no external memory\n");
  522. dev_err(vsc->dev, "no idea how to deal with this\n");
  523. return -ENODEV;
  524. }
  525. if (!icpu_si_boot_en && icpu_pi_en) {
  526. dev_err(vsc->dev,
  527. "iCPU enabled, boots from PI external memory\n");
  528. dev_err(vsc->dev, "no idea how to deal with this\n");
  529. return -ENODEV;
  530. }
  531. /* !icpu_si_boot_en && !cpu_pi_en */
  532. dev_info(vsc->dev, "iCPU disabled, no external memory\n");
  533. return 0;
  534. }
  535. static int vsc73xx_phy_read(struct dsa_switch *ds, int phy, int regnum)
  536. {
  537. struct vsc73xx *vsc = ds->priv;
  538. u32 cmd;
  539. u32 val;
  540. int ret;
  541. /* Setting bit 26 means "read" */
  542. cmd = BIT(26) | (phy << 21) | (regnum << 16);
  543. ret = vsc73xx_write(vsc, VSC73XX_BLOCK_MII, 0, 1, cmd);
  544. if (ret)
  545. return ret;
  546. msleep(2);
  547. ret = vsc73xx_read(vsc, VSC73XX_BLOCK_MII, 0, 2, &val);
  548. if (ret)
  549. return ret;
  550. if (val & BIT(16)) {
  551. dev_err(vsc->dev, "reading reg %02x from phy%d failed\n",
  552. regnum, phy);
  553. return -EIO;
  554. }
  555. val &= 0xFFFFU;
  556. dev_dbg(vsc->dev, "read reg %02x from phy%d = %04x\n",
  557. regnum, phy, val);
  558. return val;
  559. }
  560. static int vsc73xx_phy_write(struct dsa_switch *ds, int phy, int regnum,
  561. u16 val)
  562. {
  563. struct vsc73xx *vsc = ds->priv;
  564. u32 cmd;
  565. int ret;
  566. /* It was found through tedious experiments that this router
  567. * chip really hates to have it's PHYs reset. They
  568. * never recover if that happens: autonegotiation stops
  569. * working after a reset. Just filter out this command.
  570. * (Resetting the whole chip is OK.)
  571. */
  572. if (regnum == 0 && (val & BIT(15))) {
  573. dev_info(vsc->dev, "reset PHY - disallowed\n");
  574. return 0;
  575. }
  576. cmd = (phy << 21) | (regnum << 16);
  577. ret = vsc73xx_write(vsc, VSC73XX_BLOCK_MII, 0, 1, cmd);
  578. if (ret)
  579. return ret;
  580. dev_dbg(vsc->dev, "write %04x to reg %02x in phy%d\n",
  581. val, regnum, phy);
  582. return 0;
  583. }
  584. static enum dsa_tag_protocol vsc73xx_get_tag_protocol(struct dsa_switch *ds,
  585. int port)
  586. {
  587. /* The switch internally uses a 8 byte header with length,
  588. * source port, tag, LPA and priority. This is supposedly
  589. * only accessible when operating the switch using the internal
  590. * CPU or with an external CPU mapping the device in, but not
  591. * when operating the switch over SPI and putting frames in/out
  592. * on port 6 (the CPU port). So far we must assume that we
  593. * cannot access the tag. (See "Internal frame header" section
  594. * 3.9.1 in the manual.)
  595. */
  596. return DSA_TAG_PROTO_NONE;
  597. }
  598. static int vsc73xx_setup(struct dsa_switch *ds)
  599. {
  600. struct vsc73xx *vsc = ds->priv;
  601. int i;
  602. dev_info(vsc->dev, "set up the switch\n");
  603. /* Issue RESET */
  604. vsc73xx_write(vsc, VSC73XX_BLOCK_SYSTEM, 0, VSC73XX_GLORESET,
  605. VSC73XX_GLORESET_MASTER_RESET);
  606. usleep_range(125, 200);
  607. /* Initialize memory, initialize RAM bank 0..15 except 6 and 7
  608. * This sequence appears in the
  609. * VSC7385 SparX-G5 datasheet section 6.6.1
  610. * VSC7395 SparX-G5e datasheet section 6.6.1
  611. * "initialization sequence".
  612. * No explanation is given to the 0x1010400 magic number.
  613. */
  614. for (i = 0; i <= 15; i++) {
  615. if (i != 6 && i != 7) {
  616. vsc73xx_write(vsc, VSC73XX_BLOCK_MEMINIT,
  617. 2,
  618. 0, 0x1010400 + i);
  619. mdelay(1);
  620. }
  621. }
  622. mdelay(30);
  623. /* Clear MAC table */
  624. vsc73xx_write(vsc, VSC73XX_BLOCK_ANALYZER, 0,
  625. VSC73XX_MACACCESS,
  626. VSC73XX_MACACCESS_CMD_CLEAR_TABLE);
  627. /* Clear VLAN table */
  628. vsc73xx_write(vsc, VSC73XX_BLOCK_ANALYZER, 0,
  629. VSC73XX_VLANACCESS,
  630. VSC73XX_VLANACCESS_VLAN_TBL_CMD_CLEAR_TABLE);
  631. msleep(40);
  632. /* Use 20KiB buffers on all ports on VSC7395
  633. * The VSC7385 has 16KiB buffers and that is the
  634. * default if we don't set this up explicitly.
  635. * Port "31" is "all ports".
  636. */
  637. if (IS_739X(vsc))
  638. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC, 0x1f,
  639. VSC73XX_Q_MISC_CONF,
  640. VSC73XX_Q_MISC_CONF_EXTENT_MEM);
  641. /* Put all ports into reset until enabled */
  642. for (i = 0; i < 7; i++) {
  643. if (i == 5)
  644. continue;
  645. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC, 4,
  646. VSC73XX_MAC_CFG, VSC73XX_MAC_CFG_RESET);
  647. }
  648. /* MII delay, set both GTX and RX delay to 2 ns */
  649. vsc73xx_write(vsc, VSC73XX_BLOCK_SYSTEM, 0, VSC73XX_GMIIDELAY,
  650. VSC73XX_GMIIDELAY_GMII0_GTXDELAY_2_0_NS |
  651. VSC73XX_GMIIDELAY_GMII0_RXDELAY_2_0_NS);
  652. /* Enable reception of frames on all ports */
  653. vsc73xx_write(vsc, VSC73XX_BLOCK_ANALYZER, 0, VSC73XX_RECVMASK,
  654. 0x5f);
  655. /* IP multicast flood mask (table 144) */
  656. vsc73xx_write(vsc, VSC73XX_BLOCK_ANALYZER, 0, VSC73XX_IFLODMSK,
  657. 0xff);
  658. mdelay(50);
  659. /* Release reset from the internal PHYs */
  660. vsc73xx_write(vsc, VSC73XX_BLOCK_SYSTEM, 0, VSC73XX_GLORESET,
  661. VSC73XX_GLORESET_PHY_RESET);
  662. udelay(4);
  663. return 0;
  664. }
  665. static void vsc73xx_init_port(struct vsc73xx *vsc, int port)
  666. {
  667. u32 val;
  668. /* MAC configure, first reset the port and then write defaults */
  669. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC,
  670. port,
  671. VSC73XX_MAC_CFG,
  672. VSC73XX_MAC_CFG_RESET);
  673. /* Take up the port in 1Gbit mode by default, this will be
  674. * augmented after auto-negotiation on the PHY-facing
  675. * ports.
  676. */
  677. if (port == CPU_PORT)
  678. val = VSC73XX_MAC_CFG_1000M_F_RGMII;
  679. else
  680. val = VSC73XX_MAC_CFG_1000M_F_PHY;
  681. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC,
  682. port,
  683. VSC73XX_MAC_CFG,
  684. val |
  685. VSC73XX_MAC_CFG_TX_EN |
  686. VSC73XX_MAC_CFG_RX_EN);
  687. /* Max length, we can do up to 9.6 KiB, so allow that.
  688. * According to application not "VSC7398 Jumbo Frames" setting
  689. * up the MTU to 9.6 KB does not affect the performance on standard
  690. * frames, so just enable it. It is clear from the application note
  691. * that "9.6 kilobytes" == 9600 bytes.
  692. */
  693. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC,
  694. port,
  695. VSC73XX_MAXLEN, 9600);
  696. /* Flow control for the CPU port:
  697. * Use a zero delay pause frame when pause condition is left
  698. * Obey pause control frames
  699. */
  700. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC,
  701. port,
  702. VSC73XX_FCCONF,
  703. VSC73XX_FCCONF_ZERO_PAUSE_EN |
  704. VSC73XX_FCCONF_FLOW_CTRL_OBEY);
  705. /* Issue pause control frames on PHY facing ports.
  706. * Allow early initiation of MAC transmission if the amount
  707. * of egress data is below 512 bytes on CPU port.
  708. * FIXME: enable 20KiB buffers?
  709. */
  710. if (port == CPU_PORT)
  711. val = VSC73XX_Q_MISC_CONF_EARLY_TX_512;
  712. else
  713. val = VSC73XX_Q_MISC_CONF_MAC_PAUSE_MODE;
  714. val |= VSC73XX_Q_MISC_CONF_EXTENT_MEM;
  715. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC,
  716. port,
  717. VSC73XX_Q_MISC_CONF,
  718. val);
  719. /* Flow control MAC: a MAC address used in flow control frames */
  720. val = (vsc->addr[5] << 16) | (vsc->addr[4] << 8) | (vsc->addr[3]);
  721. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC,
  722. port,
  723. VSC73XX_FCMACHI,
  724. val);
  725. val = (vsc->addr[2] << 16) | (vsc->addr[1] << 8) | (vsc->addr[0]);
  726. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC,
  727. port,
  728. VSC73XX_FCMACLO,
  729. val);
  730. /* Tell the categorizer to forward pause frames, not control
  731. * frame. Do not drop anything.
  732. */
  733. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC,
  734. port,
  735. VSC73XX_CAT_DROP,
  736. VSC73XX_CAT_DROP_FWD_PAUSE_ENA);
  737. /* Clear all counters */
  738. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC,
  739. port, VSC73XX_C_RX0, 0);
  740. }
  741. static void vsc73xx_adjust_enable_port(struct vsc73xx *vsc,
  742. int port, struct phy_device *phydev,
  743. u32 initval)
  744. {
  745. u32 val = initval;
  746. u8 seed;
  747. /* Reset this port FIXME: break out subroutine */
  748. val |= VSC73XX_MAC_CFG_RESET;
  749. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC, port, VSC73XX_MAC_CFG, val);
  750. /* Seed the port randomness with randomness */
  751. get_random_bytes(&seed, 1);
  752. val |= seed << VSC73XX_MAC_CFG_SEED_OFFSET;
  753. val |= VSC73XX_MAC_CFG_SEED_LOAD;
  754. val |= VSC73XX_MAC_CFG_WEXC_DIS;
  755. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC, port, VSC73XX_MAC_CFG, val);
  756. /* Flow control for the PHY facing ports:
  757. * Use a zero delay pause frame when pause condition is left
  758. * Obey pause control frames
  759. * When generating pause frames, use 0xff as pause value
  760. */
  761. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC, port, VSC73XX_FCCONF,
  762. VSC73XX_FCCONF_ZERO_PAUSE_EN |
  763. VSC73XX_FCCONF_FLOW_CTRL_OBEY |
  764. 0xff);
  765. /* Disallow backward dropping of frames from this port */
  766. vsc73xx_update_bits(vsc, VSC73XX_BLOCK_ARBITER, 0,
  767. VSC73XX_SBACKWDROP, BIT(port), 0);
  768. /* Enable TX, RX, deassert reset, stop loading seed */
  769. vsc73xx_update_bits(vsc, VSC73XX_BLOCK_MAC, port,
  770. VSC73XX_MAC_CFG,
  771. VSC73XX_MAC_CFG_RESET | VSC73XX_MAC_CFG_SEED_LOAD |
  772. VSC73XX_MAC_CFG_TX_EN | VSC73XX_MAC_CFG_RX_EN,
  773. VSC73XX_MAC_CFG_TX_EN | VSC73XX_MAC_CFG_RX_EN);
  774. }
  775. static void vsc73xx_adjust_link(struct dsa_switch *ds, int port,
  776. struct phy_device *phydev)
  777. {
  778. struct vsc73xx *vsc = ds->priv;
  779. u32 val;
  780. /* Special handling of the CPU-facing port */
  781. if (port == CPU_PORT) {
  782. /* Other ports are already initialized but not this one */
  783. vsc73xx_init_port(vsc, CPU_PORT);
  784. /* Select the external port for this interface (EXT_PORT)
  785. * Enable the GMII GTX external clock
  786. * Use double data rate (DDR mode)
  787. */
  788. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC,
  789. CPU_PORT,
  790. VSC73XX_ADVPORTM,
  791. VSC73XX_ADVPORTM_EXT_PORT |
  792. VSC73XX_ADVPORTM_ENA_GTX |
  793. VSC73XX_ADVPORTM_DDR_MODE);
  794. }
  795. /* This is the MAC confiuration that always need to happen
  796. * after a PHY or the CPU port comes up or down.
  797. */
  798. if (!phydev->link) {
  799. int maxloop = 10;
  800. dev_dbg(vsc->dev, "port %d: went down\n",
  801. port);
  802. /* Disable RX on this port */
  803. vsc73xx_update_bits(vsc, VSC73XX_BLOCK_MAC, port,
  804. VSC73XX_MAC_CFG,
  805. VSC73XX_MAC_CFG_RX_EN, 0);
  806. /* Discard packets */
  807. vsc73xx_update_bits(vsc, VSC73XX_BLOCK_ARBITER, 0,
  808. VSC73XX_ARBDISC, BIT(port), BIT(port));
  809. /* Wait until queue is empty */
  810. vsc73xx_read(vsc, VSC73XX_BLOCK_ARBITER, 0,
  811. VSC73XX_ARBEMPTY, &val);
  812. while (!(val & BIT(port))) {
  813. msleep(1);
  814. vsc73xx_read(vsc, VSC73XX_BLOCK_ARBITER, 0,
  815. VSC73XX_ARBEMPTY, &val);
  816. if (--maxloop == 0) {
  817. dev_err(vsc->dev,
  818. "timeout waiting for block arbiter\n");
  819. /* Continue anyway */
  820. break;
  821. }
  822. }
  823. /* Put this port into reset */
  824. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC, port, VSC73XX_MAC_CFG,
  825. VSC73XX_MAC_CFG_RESET);
  826. /* Accept packets again */
  827. vsc73xx_update_bits(vsc, VSC73XX_BLOCK_ARBITER, 0,
  828. VSC73XX_ARBDISC, BIT(port), 0);
  829. /* Allow backward dropping of frames from this port */
  830. vsc73xx_update_bits(vsc, VSC73XX_BLOCK_ARBITER, 0,
  831. VSC73XX_SBACKWDROP, BIT(port), BIT(port));
  832. /* Receive mask (disable forwarding) */
  833. vsc73xx_update_bits(vsc, VSC73XX_BLOCK_ANALYZER, 0,
  834. VSC73XX_RECVMASK, BIT(port), 0);
  835. return;
  836. }
  837. /* Figure out what speed was negotiated */
  838. if (phydev->speed == SPEED_1000) {
  839. dev_dbg(vsc->dev, "port %d: 1000 Mbit mode full duplex\n",
  840. port);
  841. /* Set up default for internal port or external RGMII */
  842. if (phydev->interface == PHY_INTERFACE_MODE_RGMII)
  843. val = VSC73XX_MAC_CFG_1000M_F_RGMII;
  844. else
  845. val = VSC73XX_MAC_CFG_1000M_F_PHY;
  846. vsc73xx_adjust_enable_port(vsc, port, phydev, val);
  847. } else if (phydev->speed == SPEED_100) {
  848. if (phydev->duplex == DUPLEX_FULL) {
  849. val = VSC73XX_MAC_CFG_100_10M_F_PHY;
  850. dev_dbg(vsc->dev,
  851. "port %d: 100 Mbit full duplex mode\n",
  852. port);
  853. } else {
  854. val = VSC73XX_MAC_CFG_100_10M_H_PHY;
  855. dev_dbg(vsc->dev,
  856. "port %d: 100 Mbit half duplex mode\n",
  857. port);
  858. }
  859. vsc73xx_adjust_enable_port(vsc, port, phydev, val);
  860. } else if (phydev->speed == SPEED_10) {
  861. if (phydev->duplex == DUPLEX_FULL) {
  862. val = VSC73XX_MAC_CFG_100_10M_F_PHY;
  863. dev_dbg(vsc->dev,
  864. "port %d: 10 Mbit full duplex mode\n",
  865. port);
  866. } else {
  867. val = VSC73XX_MAC_CFG_100_10M_H_PHY;
  868. dev_dbg(vsc->dev,
  869. "port %d: 10 Mbit half duplex mode\n",
  870. port);
  871. }
  872. vsc73xx_adjust_enable_port(vsc, port, phydev, val);
  873. } else {
  874. dev_err(vsc->dev,
  875. "could not adjust link: unknown speed\n");
  876. }
  877. /* Enable port (forwarding) in the receieve mask */
  878. vsc73xx_update_bits(vsc, VSC73XX_BLOCK_ANALYZER, 0,
  879. VSC73XX_RECVMASK, BIT(port), BIT(port));
  880. }
  881. static int vsc73xx_port_enable(struct dsa_switch *ds, int port,
  882. struct phy_device *phy)
  883. {
  884. struct vsc73xx *vsc = ds->priv;
  885. dev_info(vsc->dev, "enable port %d\n", port);
  886. vsc73xx_init_port(vsc, port);
  887. return 0;
  888. }
  889. static void vsc73xx_port_disable(struct dsa_switch *ds, int port,
  890. struct phy_device *phy)
  891. {
  892. struct vsc73xx *vsc = ds->priv;
  893. /* Just put the port into reset */
  894. vsc73xx_write(vsc, VSC73XX_BLOCK_MAC, port,
  895. VSC73XX_MAC_CFG, VSC73XX_MAC_CFG_RESET);
  896. }
  897. static const struct vsc73xx_counter *
  898. vsc73xx_find_counter(struct vsc73xx *vsc,
  899. u8 counter,
  900. bool tx)
  901. {
  902. const struct vsc73xx_counter *cnts;
  903. int num_cnts;
  904. int i;
  905. if (tx) {
  906. cnts = vsc73xx_tx_counters;
  907. num_cnts = ARRAY_SIZE(vsc73xx_tx_counters);
  908. } else {
  909. cnts = vsc73xx_rx_counters;
  910. num_cnts = ARRAY_SIZE(vsc73xx_rx_counters);
  911. }
  912. for (i = 0; i < num_cnts; i++) {
  913. const struct vsc73xx_counter *cnt;
  914. cnt = &cnts[i];
  915. if (cnt->counter == counter)
  916. return cnt;
  917. }
  918. return NULL;
  919. }
  920. static void vsc73xx_get_strings(struct dsa_switch *ds, int port, u32 stringset,
  921. uint8_t *data)
  922. {
  923. const struct vsc73xx_counter *cnt;
  924. struct vsc73xx *vsc = ds->priv;
  925. u8 indices[6];
  926. int i, j;
  927. u32 val;
  928. int ret;
  929. if (stringset != ETH_SS_STATS)
  930. return;
  931. ret = vsc73xx_read(vsc, VSC73XX_BLOCK_MAC, port,
  932. VSC73XX_C_CFG, &val);
  933. if (ret)
  934. return;
  935. indices[0] = (val & 0x1f); /* RX counter 0 */
  936. indices[1] = ((val >> 5) & 0x1f); /* RX counter 1 */
  937. indices[2] = ((val >> 10) & 0x1f); /* RX counter 2 */
  938. indices[3] = ((val >> 16) & 0x1f); /* TX counter 0 */
  939. indices[4] = ((val >> 21) & 0x1f); /* TX counter 1 */
  940. indices[5] = ((val >> 26) & 0x1f); /* TX counter 2 */
  941. /* The first counters is the RX octets */
  942. j = 0;
  943. strncpy(data + j * ETH_GSTRING_LEN,
  944. "RxEtherStatsOctets", ETH_GSTRING_LEN);
  945. j++;
  946. /* Each port supports recording 3 RX counters and 3 TX counters,
  947. * figure out what counters we use in this set-up and return the
  948. * names of them. The hardware default counters will be number of
  949. * packets on RX/TX, combined broadcast+multicast packets RX/TX and
  950. * total error packets RX/TX.
  951. */
  952. for (i = 0; i < 3; i++) {
  953. cnt = vsc73xx_find_counter(vsc, indices[i], false);
  954. if (cnt)
  955. strncpy(data + j * ETH_GSTRING_LEN,
  956. cnt->name, ETH_GSTRING_LEN);
  957. j++;
  958. }
  959. /* TX stats begins with the number of TX octets */
  960. strncpy(data + j * ETH_GSTRING_LEN,
  961. "TxEtherStatsOctets", ETH_GSTRING_LEN);
  962. j++;
  963. for (i = 3; i < 6; i++) {
  964. cnt = vsc73xx_find_counter(vsc, indices[i], true);
  965. if (cnt)
  966. strncpy(data + j * ETH_GSTRING_LEN,
  967. cnt->name, ETH_GSTRING_LEN);
  968. j++;
  969. }
  970. }
  971. static int vsc73xx_get_sset_count(struct dsa_switch *ds, int port, int sset)
  972. {
  973. /* We only support SS_STATS */
  974. if (sset != ETH_SS_STATS)
  975. return 0;
  976. /* RX and TX packets, then 3 RX counters, 3 TX counters */
  977. return 8;
  978. }
  979. static void vsc73xx_get_ethtool_stats(struct dsa_switch *ds, int port,
  980. uint64_t *data)
  981. {
  982. struct vsc73xx *vsc = ds->priv;
  983. u8 regs[] = {
  984. VSC73XX_RXOCT,
  985. VSC73XX_C_RX0,
  986. VSC73XX_C_RX1,
  987. VSC73XX_C_RX2,
  988. VSC73XX_TXOCT,
  989. VSC73XX_C_TX0,
  990. VSC73XX_C_TX1,
  991. VSC73XX_C_TX2,
  992. };
  993. u32 val;
  994. int ret;
  995. int i;
  996. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  997. ret = vsc73xx_read(vsc, VSC73XX_BLOCK_MAC, port,
  998. regs[i], &val);
  999. if (ret) {
  1000. dev_err(vsc->dev, "error reading counter %d\n", i);
  1001. return;
  1002. }
  1003. data[i] = val;
  1004. }
  1005. }
  1006. static const struct dsa_switch_ops vsc73xx_ds_ops = {
  1007. .get_tag_protocol = vsc73xx_get_tag_protocol,
  1008. .setup = vsc73xx_setup,
  1009. .phy_read = vsc73xx_phy_read,
  1010. .phy_write = vsc73xx_phy_write,
  1011. .adjust_link = vsc73xx_adjust_link,
  1012. .get_strings = vsc73xx_get_strings,
  1013. .get_ethtool_stats = vsc73xx_get_ethtool_stats,
  1014. .get_sset_count = vsc73xx_get_sset_count,
  1015. .port_enable = vsc73xx_port_enable,
  1016. .port_disable = vsc73xx_port_disable,
  1017. };
  1018. static int vsc73xx_gpio_get(struct gpio_chip *chip, unsigned int offset)
  1019. {
  1020. struct vsc73xx *vsc = gpiochip_get_data(chip);
  1021. u32 val;
  1022. int ret;
  1023. ret = vsc73xx_read(vsc, VSC73XX_BLOCK_SYSTEM, 0,
  1024. VSC73XX_GPIO, &val);
  1025. if (ret)
  1026. return ret;
  1027. return !!(val & BIT(offset));
  1028. }
  1029. static void vsc73xx_gpio_set(struct gpio_chip *chip, unsigned int offset,
  1030. int val)
  1031. {
  1032. struct vsc73xx *vsc = gpiochip_get_data(chip);
  1033. u32 tmp = val ? BIT(offset) : 0;
  1034. vsc73xx_update_bits(vsc, VSC73XX_BLOCK_SYSTEM, 0,
  1035. VSC73XX_GPIO, BIT(offset), tmp);
  1036. }
  1037. static int vsc73xx_gpio_direction_output(struct gpio_chip *chip,
  1038. unsigned int offset, int val)
  1039. {
  1040. struct vsc73xx *vsc = gpiochip_get_data(chip);
  1041. u32 tmp = val ? BIT(offset) : 0;
  1042. return vsc73xx_update_bits(vsc, VSC73XX_BLOCK_SYSTEM, 0,
  1043. VSC73XX_GPIO, BIT(offset + 4) | BIT(offset),
  1044. BIT(offset + 4) | tmp);
  1045. }
  1046. static int vsc73xx_gpio_direction_input(struct gpio_chip *chip,
  1047. unsigned int offset)
  1048. {
  1049. struct vsc73xx *vsc = gpiochip_get_data(chip);
  1050. return vsc73xx_update_bits(vsc, VSC73XX_BLOCK_SYSTEM, 0,
  1051. VSC73XX_GPIO, BIT(offset + 4),
  1052. 0);
  1053. }
  1054. static int vsc73xx_gpio_get_direction(struct gpio_chip *chip,
  1055. unsigned int offset)
  1056. {
  1057. struct vsc73xx *vsc = gpiochip_get_data(chip);
  1058. u32 val;
  1059. int ret;
  1060. ret = vsc73xx_read(vsc, VSC73XX_BLOCK_SYSTEM, 0,
  1061. VSC73XX_GPIO, &val);
  1062. if (ret)
  1063. return ret;
  1064. return !(val & BIT(offset + 4));
  1065. }
  1066. static int vsc73xx_gpio_probe(struct vsc73xx *vsc)
  1067. {
  1068. int ret;
  1069. vsc->gc.label = devm_kasprintf(vsc->dev, GFP_KERNEL, "VSC%04x",
  1070. vsc->chipid);
  1071. vsc->gc.ngpio = 4;
  1072. vsc->gc.owner = THIS_MODULE;
  1073. vsc->gc.parent = vsc->dev;
  1074. vsc->gc.of_node = vsc->dev->of_node;
  1075. vsc->gc.base = -1;
  1076. vsc->gc.get = vsc73xx_gpio_get;
  1077. vsc->gc.set = vsc73xx_gpio_set;
  1078. vsc->gc.direction_input = vsc73xx_gpio_direction_input;
  1079. vsc->gc.direction_output = vsc73xx_gpio_direction_output;
  1080. vsc->gc.get_direction = vsc73xx_gpio_get_direction;
  1081. vsc->gc.can_sleep = true;
  1082. ret = devm_gpiochip_add_data(vsc->dev, &vsc->gc, vsc);
  1083. if (ret) {
  1084. dev_err(vsc->dev, "unable to register GPIO chip\n");
  1085. return ret;
  1086. }
  1087. return 0;
  1088. }
  1089. static int vsc73xx_probe(struct spi_device *spi)
  1090. {
  1091. struct device *dev = &spi->dev;
  1092. struct vsc73xx *vsc;
  1093. int ret;
  1094. vsc = devm_kzalloc(dev, sizeof(*vsc), GFP_KERNEL);
  1095. if (!vsc)
  1096. return -ENOMEM;
  1097. spi_set_drvdata(spi, vsc);
  1098. vsc->spi = spi_dev_get(spi);
  1099. vsc->dev = dev;
  1100. mutex_init(&vsc->lock);
  1101. /* Release reset, if any */
  1102. vsc->reset = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_LOW);
  1103. if (IS_ERR(vsc->reset)) {
  1104. dev_err(dev, "failed to get RESET GPIO\n");
  1105. return PTR_ERR(vsc->reset);
  1106. }
  1107. if (vsc->reset)
  1108. /* Wait 20ms according to datasheet table 245 */
  1109. msleep(20);
  1110. spi->mode = SPI_MODE_0;
  1111. spi->bits_per_word = 8;
  1112. ret = spi_setup(spi);
  1113. if (ret < 0) {
  1114. dev_err(dev, "spi setup failed.\n");
  1115. return ret;
  1116. }
  1117. ret = vsc73xx_detect(vsc);
  1118. if (ret) {
  1119. dev_err(dev, "no chip found (%d)\n", ret);
  1120. return -ENODEV;
  1121. }
  1122. eth_random_addr(vsc->addr);
  1123. dev_info(vsc->dev,
  1124. "MAC for control frames: %02X:%02X:%02X:%02X:%02X:%02X\n",
  1125. vsc->addr[0], vsc->addr[1], vsc->addr[2],
  1126. vsc->addr[3], vsc->addr[4], vsc->addr[5]);
  1127. /* The VSC7395 switch chips have 5+1 ports which means 5
  1128. * ordinary ports and a sixth CPU port facing the processor
  1129. * with an RGMII interface. These ports are numbered 0..4
  1130. * and 6, so they leave a "hole" in the port map for port 5,
  1131. * which is invalid.
  1132. *
  1133. * The VSC7398 has 8 ports, port 7 is again the CPU port.
  1134. *
  1135. * We allocate 8 ports and avoid access to the nonexistant
  1136. * ports.
  1137. */
  1138. vsc->ds = dsa_switch_alloc(dev, 8);
  1139. if (!vsc->ds)
  1140. return -ENOMEM;
  1141. vsc->ds->priv = vsc;
  1142. vsc->ds->ops = &vsc73xx_ds_ops;
  1143. ret = dsa_register_switch(vsc->ds);
  1144. if (ret) {
  1145. dev_err(dev, "unable to register switch (%d)\n", ret);
  1146. return ret;
  1147. }
  1148. ret = vsc73xx_gpio_probe(vsc);
  1149. if (ret) {
  1150. dsa_unregister_switch(vsc->ds);
  1151. return ret;
  1152. }
  1153. return 0;
  1154. }
  1155. static int vsc73xx_remove(struct spi_device *spi)
  1156. {
  1157. struct vsc73xx *vsc = spi_get_drvdata(spi);
  1158. dsa_unregister_switch(vsc->ds);
  1159. gpiod_set_value(vsc->reset, 1);
  1160. return 0;
  1161. }
  1162. static const struct of_device_id vsc73xx_of_match[] = {
  1163. {
  1164. .compatible = "vitesse,vsc7385",
  1165. },
  1166. {
  1167. .compatible = "vitesse,vsc7388",
  1168. },
  1169. {
  1170. .compatible = "vitesse,vsc7395",
  1171. },
  1172. {
  1173. .compatible = "vitesse,vsc7398",
  1174. },
  1175. { },
  1176. };
  1177. MODULE_DEVICE_TABLE(of, vsc73xx_of_match);
  1178. static struct spi_driver vsc73xx_driver = {
  1179. .probe = vsc73xx_probe,
  1180. .remove = vsc73xx_remove,
  1181. .driver = {
  1182. .name = "vsc73xx",
  1183. .of_match_table = vsc73xx_of_match,
  1184. },
  1185. };
  1186. module_spi_driver(vsc73xx_driver);
  1187. MODULE_AUTHOR("Linus Walleij <linus.walleij@linaro.org>");
  1188. MODULE_DESCRIPTION("Vitesse VSC7385/7388/7395/7398 driver");
  1189. MODULE_LICENSE("GPL v2");