netxen_nic_hw.c 66 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564
  1. /*
  2. * Copyright (C) 2003 - 2009 NetXen, Inc.
  3. * Copyright (C) 2009 - QLogic Corporation.
  4. * All rights reserved.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful, but
  12. * WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, see <http://www.gnu.org/licenses/>.
  18. *
  19. * The full GNU General Public License is included in this distribution
  20. * in the file called "COPYING".
  21. *
  22. */
  23. #include <linux/io-64-nonatomic-lo-hi.h>
  24. #include <linux/slab.h>
  25. #include "netxen_nic.h"
  26. #include "netxen_nic_hw.h"
  27. #include <net/ip.h>
  28. #define MASK(n) ((1ULL<<(n))-1)
  29. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | ((addr >> 25) & 0x3ff))
  30. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | ((addr >> 25) & 0x3ff))
  31. #define MS_WIN(addr) (addr & 0x0ffc0000)
  32. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  33. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  34. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  35. #define CRB_WINDOW_2M (0x130060)
  36. #define CRB_HI(off) ((crb_hub_agt[CRB_BLK(off)] << 20) | ((off) & 0xf0000))
  37. #define CRB_INDIRECT_2M (0x1e0000UL)
  38. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  39. void __iomem *addr, u32 data);
  40. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  41. void __iomem *addr);
  42. #define PCI_OFFSET_FIRST_RANGE(adapter, off) \
  43. ((adapter)->ahw.pci_base0 + (off))
  44. #define PCI_OFFSET_SECOND_RANGE(adapter, off) \
  45. ((adapter)->ahw.pci_base1 + (off) - SECOND_PAGE_GROUP_START)
  46. #define PCI_OFFSET_THIRD_RANGE(adapter, off) \
  47. ((adapter)->ahw.pci_base2 + (off) - THIRD_PAGE_GROUP_START)
  48. static void __iomem *pci_base_offset(struct netxen_adapter *adapter,
  49. unsigned long off)
  50. {
  51. if (ADDR_IN_RANGE(off, FIRST_PAGE_GROUP_START, FIRST_PAGE_GROUP_END))
  52. return PCI_OFFSET_FIRST_RANGE(adapter, off);
  53. if (ADDR_IN_RANGE(off, SECOND_PAGE_GROUP_START, SECOND_PAGE_GROUP_END))
  54. return PCI_OFFSET_SECOND_RANGE(adapter, off);
  55. if (ADDR_IN_RANGE(off, THIRD_PAGE_GROUP_START, THIRD_PAGE_GROUP_END))
  56. return PCI_OFFSET_THIRD_RANGE(adapter, off);
  57. return NULL;
  58. }
  59. static crb_128M_2M_block_map_t
  60. crb_128M_2M_map[64] __cacheline_aligned_in_smp = {
  61. {{{0, 0, 0, 0} } }, /* 0: PCI */
  62. {{{1, 0x0100000, 0x0102000, 0x120000}, /* 1: PCIE */
  63. {1, 0x0110000, 0x0120000, 0x130000},
  64. {1, 0x0120000, 0x0122000, 0x124000},
  65. {1, 0x0130000, 0x0132000, 0x126000},
  66. {1, 0x0140000, 0x0142000, 0x128000},
  67. {1, 0x0150000, 0x0152000, 0x12a000},
  68. {1, 0x0160000, 0x0170000, 0x110000},
  69. {1, 0x0170000, 0x0172000, 0x12e000},
  70. {0, 0x0000000, 0x0000000, 0x000000},
  71. {0, 0x0000000, 0x0000000, 0x000000},
  72. {0, 0x0000000, 0x0000000, 0x000000},
  73. {0, 0x0000000, 0x0000000, 0x000000},
  74. {0, 0x0000000, 0x0000000, 0x000000},
  75. {0, 0x0000000, 0x0000000, 0x000000},
  76. {1, 0x01e0000, 0x01e0800, 0x122000},
  77. {0, 0x0000000, 0x0000000, 0x000000} } },
  78. {{{1, 0x0200000, 0x0210000, 0x180000} } },/* 2: MN */
  79. {{{0, 0, 0, 0} } }, /* 3: */
  80. {{{1, 0x0400000, 0x0401000, 0x169000} } },/* 4: P2NR1 */
  81. {{{1, 0x0500000, 0x0510000, 0x140000} } },/* 5: SRE */
  82. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },/* 6: NIU */
  83. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },/* 7: QM */
  84. {{{1, 0x0800000, 0x0802000, 0x170000}, /* 8: SQM0 */
  85. {0, 0x0000000, 0x0000000, 0x000000},
  86. {0, 0x0000000, 0x0000000, 0x000000},
  87. {0, 0x0000000, 0x0000000, 0x000000},
  88. {0, 0x0000000, 0x0000000, 0x000000},
  89. {0, 0x0000000, 0x0000000, 0x000000},
  90. {0, 0x0000000, 0x0000000, 0x000000},
  91. {0, 0x0000000, 0x0000000, 0x000000},
  92. {0, 0x0000000, 0x0000000, 0x000000},
  93. {0, 0x0000000, 0x0000000, 0x000000},
  94. {0, 0x0000000, 0x0000000, 0x000000},
  95. {0, 0x0000000, 0x0000000, 0x000000},
  96. {0, 0x0000000, 0x0000000, 0x000000},
  97. {0, 0x0000000, 0x0000000, 0x000000},
  98. {0, 0x0000000, 0x0000000, 0x000000},
  99. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  100. {{{1, 0x0900000, 0x0902000, 0x174000}, /* 9: SQM1*/
  101. {0, 0x0000000, 0x0000000, 0x000000},
  102. {0, 0x0000000, 0x0000000, 0x000000},
  103. {0, 0x0000000, 0x0000000, 0x000000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {0, 0x0000000, 0x0000000, 0x000000},
  111. {0, 0x0000000, 0x0000000, 0x000000},
  112. {0, 0x0000000, 0x0000000, 0x000000},
  113. {0, 0x0000000, 0x0000000, 0x000000},
  114. {0, 0x0000000, 0x0000000, 0x000000},
  115. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  116. {{{0, 0x0a00000, 0x0a02000, 0x178000}, /* 10: SQM2*/
  117. {0, 0x0000000, 0x0000000, 0x000000},
  118. {0, 0x0000000, 0x0000000, 0x000000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  132. {{{0, 0x0b00000, 0x0b02000, 0x17c000}, /* 11: SQM3*/
  133. {0, 0x0000000, 0x0000000, 0x000000},
  134. {0, 0x0000000, 0x0000000, 0x000000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  148. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },/* 12: I2Q */
  149. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },/* 13: TMR */
  150. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },/* 14: ROMUSB */
  151. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },/* 15: PEG4 */
  152. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },/* 16: XDMA */
  153. {{{1, 0x1100000, 0x1101000, 0x160000} } },/* 17: PEG0 */
  154. {{{1, 0x1200000, 0x1201000, 0x161000} } },/* 18: PEG1 */
  155. {{{1, 0x1300000, 0x1301000, 0x162000} } },/* 19: PEG2 */
  156. {{{1, 0x1400000, 0x1401000, 0x163000} } },/* 20: PEG3 */
  157. {{{1, 0x1500000, 0x1501000, 0x165000} } },/* 21: P2ND */
  158. {{{1, 0x1600000, 0x1601000, 0x166000} } },/* 22: P2NI */
  159. {{{0, 0, 0, 0} } }, /* 23: */
  160. {{{0, 0, 0, 0} } }, /* 24: */
  161. {{{0, 0, 0, 0} } }, /* 25: */
  162. {{{0, 0, 0, 0} } }, /* 26: */
  163. {{{0, 0, 0, 0} } }, /* 27: */
  164. {{{0, 0, 0, 0} } }, /* 28: */
  165. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },/* 29: MS */
  166. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },/* 30: P2NR2 */
  167. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },/* 31: EPG */
  168. {{{0} } }, /* 32: PCI */
  169. {{{1, 0x2100000, 0x2102000, 0x120000}, /* 33: PCIE */
  170. {1, 0x2110000, 0x2120000, 0x130000},
  171. {1, 0x2120000, 0x2122000, 0x124000},
  172. {1, 0x2130000, 0x2132000, 0x126000},
  173. {1, 0x2140000, 0x2142000, 0x128000},
  174. {1, 0x2150000, 0x2152000, 0x12a000},
  175. {1, 0x2160000, 0x2170000, 0x110000},
  176. {1, 0x2170000, 0x2172000, 0x12e000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {0, 0x0000000, 0x0000000, 0x000000},
  182. {0, 0x0000000, 0x0000000, 0x000000},
  183. {0, 0x0000000, 0x0000000, 0x000000},
  184. {0, 0x0000000, 0x0000000, 0x000000} } },
  185. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },/* 34: CAM */
  186. {{{0} } }, /* 35: */
  187. {{{0} } }, /* 36: */
  188. {{{0} } }, /* 37: */
  189. {{{0} } }, /* 38: */
  190. {{{0} } }, /* 39: */
  191. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },/* 40: TMR */
  192. {{{1, 0x2900000, 0x2901000, 0x16b000} } },/* 41: P2NR3 */
  193. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },/* 42: RPMX1 */
  194. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },/* 43: RPMX2 */
  195. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },/* 44: RPMX3 */
  196. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },/* 45: RPMX4 */
  197. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },/* 46: RPMX5 */
  198. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },/* 47: RPMX6 */
  199. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },/* 48: RPMX7 */
  200. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },/* 49: XDMA */
  201. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },/* 50: I2Q */
  202. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },/* 51: ROMUSB */
  203. {{{0} } }, /* 52: */
  204. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },/* 53: RPMX0 */
  205. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },/* 54: RPMX8 */
  206. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },/* 55: RPMX9 */
  207. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },/* 56: OCM0 */
  208. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },/* 57: CRYPTO */
  209. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },/* 58: SMB */
  210. {{{0} } }, /* 59: I2C0 */
  211. {{{0} } }, /* 60: I2C1 */
  212. {{{1, 0x3d00000, 0x3d04000, 0x1d8000} } },/* 61: LPC */
  213. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },/* 62: P2NC */
  214. {{{1, 0x3f00000, 0x3f01000, 0x168000} } } /* 63: P2NR0 */
  215. };
  216. /*
  217. * top 12 bits of crb internal address (hub, agent)
  218. */
  219. static unsigned crb_hub_agt[64] =
  220. {
  221. 0,
  222. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  223. NETXEN_HW_CRB_HUB_AGT_ADR_MN,
  224. NETXEN_HW_CRB_HUB_AGT_ADR_MS,
  225. 0,
  226. NETXEN_HW_CRB_HUB_AGT_ADR_SRE,
  227. NETXEN_HW_CRB_HUB_AGT_ADR_NIU,
  228. NETXEN_HW_CRB_HUB_AGT_ADR_QMN,
  229. NETXEN_HW_CRB_HUB_AGT_ADR_SQN0,
  230. NETXEN_HW_CRB_HUB_AGT_ADR_SQN1,
  231. NETXEN_HW_CRB_HUB_AGT_ADR_SQN2,
  232. NETXEN_HW_CRB_HUB_AGT_ADR_SQN3,
  233. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  234. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  235. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  236. NETXEN_HW_CRB_HUB_AGT_ADR_PGN4,
  237. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  238. NETXEN_HW_CRB_HUB_AGT_ADR_PGN0,
  239. NETXEN_HW_CRB_HUB_AGT_ADR_PGN1,
  240. NETXEN_HW_CRB_HUB_AGT_ADR_PGN2,
  241. NETXEN_HW_CRB_HUB_AGT_ADR_PGN3,
  242. NETXEN_HW_CRB_HUB_AGT_ADR_PGND,
  243. NETXEN_HW_CRB_HUB_AGT_ADR_PGNI,
  244. NETXEN_HW_CRB_HUB_AGT_ADR_PGS0,
  245. NETXEN_HW_CRB_HUB_AGT_ADR_PGS1,
  246. NETXEN_HW_CRB_HUB_AGT_ADR_PGS2,
  247. NETXEN_HW_CRB_HUB_AGT_ADR_PGS3,
  248. 0,
  249. NETXEN_HW_CRB_HUB_AGT_ADR_PGSI,
  250. NETXEN_HW_CRB_HUB_AGT_ADR_SN,
  251. 0,
  252. NETXEN_HW_CRB_HUB_AGT_ADR_EG,
  253. 0,
  254. NETXEN_HW_CRB_HUB_AGT_ADR_PS,
  255. NETXEN_HW_CRB_HUB_AGT_ADR_CAM,
  256. 0,
  257. 0,
  258. 0,
  259. 0,
  260. 0,
  261. NETXEN_HW_CRB_HUB_AGT_ADR_TIMR,
  262. 0,
  263. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX1,
  264. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX2,
  265. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX3,
  266. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX4,
  267. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX5,
  268. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX6,
  269. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX7,
  270. NETXEN_HW_CRB_HUB_AGT_ADR_XDMA,
  271. NETXEN_HW_CRB_HUB_AGT_ADR_I2Q,
  272. NETXEN_HW_CRB_HUB_AGT_ADR_ROMUSB,
  273. 0,
  274. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX0,
  275. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX8,
  276. NETXEN_HW_CRB_HUB_AGT_ADR_RPMX9,
  277. NETXEN_HW_CRB_HUB_AGT_ADR_OCM0,
  278. 0,
  279. NETXEN_HW_CRB_HUB_AGT_ADR_SMB,
  280. NETXEN_HW_CRB_HUB_AGT_ADR_I2C0,
  281. NETXEN_HW_CRB_HUB_AGT_ADR_I2C1,
  282. 0,
  283. NETXEN_HW_CRB_HUB_AGT_ADR_PGNC,
  284. 0,
  285. };
  286. /* PCI Windowing for DDR regions. */
  287. #define NETXEN_WINDOW_ONE 0x2000000 /*CRB Window: bit 25 of CRB address */
  288. #define NETXEN_PCIE_SEM_TIMEOUT 10000
  289. static int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu);
  290. int
  291. netxen_pcie_sem_lock(struct netxen_adapter *adapter, int sem, u32 id_reg)
  292. {
  293. int done = 0, timeout = 0;
  294. while (!done) {
  295. done = NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_LOCK(sem)));
  296. if (done == 1)
  297. break;
  298. if (++timeout >= NETXEN_PCIE_SEM_TIMEOUT)
  299. return -EIO;
  300. msleep(1);
  301. }
  302. if (id_reg)
  303. NXWR32(adapter, id_reg, adapter->portnum);
  304. return 0;
  305. }
  306. void
  307. netxen_pcie_sem_unlock(struct netxen_adapter *adapter, int sem)
  308. {
  309. NXRD32(adapter, NETXEN_PCIE_REG(PCIE_SEM_UNLOCK(sem)));
  310. }
  311. static int netxen_niu_xg_init_port(struct netxen_adapter *adapter, int port)
  312. {
  313. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  314. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_1+(0x10000*port), 0x1447);
  315. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0+(0x10000*port), 0x5);
  316. }
  317. return 0;
  318. }
  319. /* Disable an XG interface */
  320. static int netxen_niu_disable_xg_port(struct netxen_adapter *adapter)
  321. {
  322. __u32 mac_cfg;
  323. u32 port = adapter->physical_port;
  324. if (NX_IS_REVISION_P3(adapter->ahw.revision_id))
  325. return 0;
  326. if (port >= NETXEN_NIU_MAX_XG_PORTS)
  327. return -EINVAL;
  328. mac_cfg = 0;
  329. if (NXWR32(adapter,
  330. NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg))
  331. return -EIO;
  332. return 0;
  333. }
  334. #define NETXEN_UNICAST_ADDR(port, index) \
  335. (NETXEN_UNICAST_ADDR_BASE+(port*32)+(index*8))
  336. #define NETXEN_MCAST_ADDR(port, index) \
  337. (NETXEN_MULTICAST_ADDR_BASE+(port*0x80)+(index*8))
  338. #define MAC_HI(addr) \
  339. ((addr[2] << 16) | (addr[1] << 8) | (addr[0]))
  340. #define MAC_LO(addr) \
  341. ((addr[5] << 16) | (addr[4] << 8) | (addr[3]))
  342. static int netxen_p2_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  343. {
  344. u32 mac_cfg;
  345. u32 cnt = 0;
  346. __u32 reg = 0x0200;
  347. u32 port = adapter->physical_port;
  348. u16 board_type = adapter->ahw.board_type;
  349. if (port >= NETXEN_NIU_MAX_XG_PORTS)
  350. return -EINVAL;
  351. mac_cfg = NXRD32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port));
  352. mac_cfg &= ~0x4;
  353. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
  354. if ((board_type == NETXEN_BRDTYPE_P2_SB31_10G_IMEZ) ||
  355. (board_type == NETXEN_BRDTYPE_P2_SB31_10G_HMEZ))
  356. reg = (0x20 << port);
  357. NXWR32(adapter, NETXEN_NIU_FRAME_COUNT_SELECT, reg);
  358. mdelay(10);
  359. while (NXRD32(adapter, NETXEN_NIU_FRAME_COUNT) && ++cnt < 20)
  360. mdelay(10);
  361. if (cnt < 20) {
  362. reg = NXRD32(adapter,
  363. NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port));
  364. if (mode == NETXEN_NIU_PROMISC_MODE)
  365. reg = (reg | 0x2000UL);
  366. else
  367. reg = (reg & ~0x2000UL);
  368. if (mode == NETXEN_NIU_ALLMULTI_MODE)
  369. reg = (reg | 0x1000UL);
  370. else
  371. reg = (reg & ~0x1000UL);
  372. NXWR32(adapter,
  373. NETXEN_NIU_XGE_CONFIG_1 + (0x10000 * port), reg);
  374. }
  375. mac_cfg |= 0x4;
  376. NXWR32(adapter, NETXEN_NIU_XGE_CONFIG_0 + (0x10000 * port), mac_cfg);
  377. return 0;
  378. }
  379. static int netxen_p2_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  380. {
  381. u32 mac_hi, mac_lo;
  382. u32 reg_hi, reg_lo;
  383. u8 phy = adapter->physical_port;
  384. if (phy >= NETXEN_NIU_MAX_XG_PORTS)
  385. return -EINVAL;
  386. mac_lo = ((u32)addr[0] << 16) | ((u32)addr[1] << 24);
  387. mac_hi = addr[2] | ((u32)addr[3] << 8) |
  388. ((u32)addr[4] << 16) | ((u32)addr[5] << 24);
  389. reg_lo = NETXEN_NIU_XGE_STATION_ADDR_0_1 + (0x10000 * phy);
  390. reg_hi = NETXEN_NIU_XGE_STATION_ADDR_0_HI + (0x10000 * phy);
  391. /* write twice to flush */
  392. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  393. return -EIO;
  394. if (NXWR32(adapter, reg_lo, mac_lo) || NXWR32(adapter, reg_hi, mac_hi))
  395. return -EIO;
  396. return 0;
  397. }
  398. static int
  399. netxen_nic_enable_mcast_filter(struct netxen_adapter *adapter)
  400. {
  401. u32 val = 0;
  402. u16 port = adapter->physical_port;
  403. u8 *addr = adapter->mac_addr;
  404. if (adapter->mc_enabled)
  405. return 0;
  406. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  407. val |= (1UL << (28+port));
  408. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  409. /* add broadcast addr to filter */
  410. val = 0xffffff;
  411. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  412. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  413. /* add station addr to filter */
  414. val = MAC_HI(addr);
  415. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), val);
  416. val = MAC_LO(addr);
  417. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, val);
  418. adapter->mc_enabled = 1;
  419. return 0;
  420. }
  421. static int
  422. netxen_nic_disable_mcast_filter(struct netxen_adapter *adapter)
  423. {
  424. u32 val = 0;
  425. u16 port = adapter->physical_port;
  426. u8 *addr = adapter->mac_addr;
  427. if (!adapter->mc_enabled)
  428. return 0;
  429. val = NXRD32(adapter, NETXEN_MAC_ADDR_CNTL_REG);
  430. val &= ~(1UL << (28+port));
  431. NXWR32(adapter, NETXEN_MAC_ADDR_CNTL_REG, val);
  432. val = MAC_HI(addr);
  433. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0), val);
  434. val = MAC_LO(addr);
  435. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 0)+4, val);
  436. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1), 0);
  437. NXWR32(adapter, NETXEN_UNICAST_ADDR(port, 1)+4, 0);
  438. adapter->mc_enabled = 0;
  439. return 0;
  440. }
  441. static int
  442. netxen_nic_set_mcast_addr(struct netxen_adapter *adapter,
  443. int index, u8 *addr)
  444. {
  445. u32 hi = 0, lo = 0;
  446. u16 port = adapter->physical_port;
  447. lo = MAC_LO(addr);
  448. hi = MAC_HI(addr);
  449. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index), hi);
  450. NXWR32(adapter, NETXEN_MCAST_ADDR(port, index)+4, lo);
  451. return 0;
  452. }
  453. static void netxen_p2_nic_set_multi(struct net_device *netdev)
  454. {
  455. struct netxen_adapter *adapter = netdev_priv(netdev);
  456. struct netdev_hw_addr *ha;
  457. u8 null_addr[ETH_ALEN];
  458. int i;
  459. eth_zero_addr(null_addr);
  460. if (netdev->flags & IFF_PROMISC) {
  461. adapter->set_promisc(adapter,
  462. NETXEN_NIU_PROMISC_MODE);
  463. /* Full promiscuous mode */
  464. netxen_nic_disable_mcast_filter(adapter);
  465. return;
  466. }
  467. if (netdev_mc_empty(netdev)) {
  468. adapter->set_promisc(adapter,
  469. NETXEN_NIU_NON_PROMISC_MODE);
  470. netxen_nic_disable_mcast_filter(adapter);
  471. return;
  472. }
  473. adapter->set_promisc(adapter, NETXEN_NIU_ALLMULTI_MODE);
  474. if (netdev->flags & IFF_ALLMULTI ||
  475. netdev_mc_count(netdev) > adapter->max_mc_count) {
  476. netxen_nic_disable_mcast_filter(adapter);
  477. return;
  478. }
  479. netxen_nic_enable_mcast_filter(adapter);
  480. i = 0;
  481. netdev_for_each_mc_addr(ha, netdev)
  482. netxen_nic_set_mcast_addr(adapter, i++, ha->addr);
  483. /* Clear out remaining addresses */
  484. while (i < adapter->max_mc_count)
  485. netxen_nic_set_mcast_addr(adapter, i++, null_addr);
  486. }
  487. static int
  488. netxen_send_cmd_descs(struct netxen_adapter *adapter,
  489. struct cmd_desc_type0 *cmd_desc_arr, int nr_desc)
  490. {
  491. u32 i, producer;
  492. struct netxen_cmd_buffer *pbuf;
  493. struct nx_host_tx_ring *tx_ring;
  494. i = 0;
  495. if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
  496. return -EIO;
  497. tx_ring = adapter->tx_ring;
  498. __netif_tx_lock_bh(tx_ring->txq);
  499. producer = tx_ring->producer;
  500. if (nr_desc >= netxen_tx_avail(tx_ring)) {
  501. netif_tx_stop_queue(tx_ring->txq);
  502. smp_mb();
  503. if (netxen_tx_avail(tx_ring) > nr_desc) {
  504. if (netxen_tx_avail(tx_ring) > TX_STOP_THRESH)
  505. netif_tx_wake_queue(tx_ring->txq);
  506. } else {
  507. __netif_tx_unlock_bh(tx_ring->txq);
  508. return -EBUSY;
  509. }
  510. }
  511. do {
  512. pbuf = &tx_ring->cmd_buf_arr[producer];
  513. pbuf->skb = NULL;
  514. pbuf->frag_count = 0;
  515. memcpy(&tx_ring->desc_head[producer],
  516. &cmd_desc_arr[i], sizeof(struct cmd_desc_type0));
  517. producer = get_next_index(producer, tx_ring->num_desc);
  518. i++;
  519. } while (i != nr_desc);
  520. tx_ring->producer = producer;
  521. netxen_nic_update_cmd_producer(adapter, tx_ring);
  522. __netif_tx_unlock_bh(tx_ring->txq);
  523. return 0;
  524. }
  525. static int
  526. nx_p3_sre_macaddr_change(struct netxen_adapter *adapter, u8 *addr, unsigned op)
  527. {
  528. nx_nic_req_t req;
  529. nx_mac_req_t *mac_req;
  530. u64 word;
  531. memset(&req, 0, sizeof(nx_nic_req_t));
  532. req.qhdr = cpu_to_le64(NX_NIC_REQUEST << 23);
  533. word = NX_MAC_EVENT | ((u64)adapter->portnum << 16);
  534. req.req_hdr = cpu_to_le64(word);
  535. mac_req = (nx_mac_req_t *)&req.words[0];
  536. mac_req->op = op;
  537. memcpy(mac_req->mac_addr, addr, ETH_ALEN);
  538. return netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  539. }
  540. static int nx_p3_nic_add_mac(struct netxen_adapter *adapter,
  541. const u8 *addr, struct list_head *del_list)
  542. {
  543. struct list_head *head;
  544. nx_mac_list_t *cur;
  545. /* look up if already exists */
  546. list_for_each(head, del_list) {
  547. cur = list_entry(head, nx_mac_list_t, list);
  548. if (ether_addr_equal(addr, cur->mac_addr)) {
  549. list_move_tail(head, &adapter->mac_list);
  550. return 0;
  551. }
  552. }
  553. cur = kzalloc(sizeof(nx_mac_list_t), GFP_ATOMIC);
  554. if (cur == NULL)
  555. return -ENOMEM;
  556. memcpy(cur->mac_addr, addr, ETH_ALEN);
  557. list_add_tail(&cur->list, &adapter->mac_list);
  558. return nx_p3_sre_macaddr_change(adapter,
  559. cur->mac_addr, NETXEN_MAC_ADD);
  560. }
  561. static void netxen_p3_nic_set_multi(struct net_device *netdev)
  562. {
  563. struct netxen_adapter *adapter = netdev_priv(netdev);
  564. struct netdev_hw_addr *ha;
  565. static const u8 bcast_addr[ETH_ALEN] = {
  566. 0xff, 0xff, 0xff, 0xff, 0xff, 0xff
  567. };
  568. u32 mode = VPORT_MISS_MODE_DROP;
  569. LIST_HEAD(del_list);
  570. struct list_head *head;
  571. nx_mac_list_t *cur;
  572. if (adapter->is_up != NETXEN_ADAPTER_UP_MAGIC)
  573. return;
  574. list_splice_tail_init(&adapter->mac_list, &del_list);
  575. nx_p3_nic_add_mac(adapter, adapter->mac_addr, &del_list);
  576. nx_p3_nic_add_mac(adapter, bcast_addr, &del_list);
  577. if (netdev->flags & IFF_PROMISC) {
  578. mode = VPORT_MISS_MODE_ACCEPT_ALL;
  579. goto send_fw_cmd;
  580. }
  581. if ((netdev->flags & IFF_ALLMULTI) ||
  582. (netdev_mc_count(netdev) > adapter->max_mc_count)) {
  583. mode = VPORT_MISS_MODE_ACCEPT_MULTI;
  584. goto send_fw_cmd;
  585. }
  586. if (!netdev_mc_empty(netdev)) {
  587. netdev_for_each_mc_addr(ha, netdev)
  588. nx_p3_nic_add_mac(adapter, ha->addr, &del_list);
  589. }
  590. send_fw_cmd:
  591. adapter->set_promisc(adapter, mode);
  592. head = &del_list;
  593. while (!list_empty(head)) {
  594. cur = list_entry(head->next, nx_mac_list_t, list);
  595. nx_p3_sre_macaddr_change(adapter,
  596. cur->mac_addr, NETXEN_MAC_DEL);
  597. list_del(&cur->list);
  598. kfree(cur);
  599. }
  600. }
  601. static int netxen_p3_nic_set_promisc(struct netxen_adapter *adapter, u32 mode)
  602. {
  603. nx_nic_req_t req;
  604. u64 word;
  605. memset(&req, 0, sizeof(nx_nic_req_t));
  606. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  607. word = NX_NIC_H2C_OPCODE_PROXY_SET_VPORT_MISS_MODE |
  608. ((u64)adapter->portnum << 16);
  609. req.req_hdr = cpu_to_le64(word);
  610. req.words[0] = cpu_to_le64(mode);
  611. return netxen_send_cmd_descs(adapter,
  612. (struct cmd_desc_type0 *)&req, 1);
  613. }
  614. void netxen_p3_free_mac_list(struct netxen_adapter *adapter)
  615. {
  616. nx_mac_list_t *cur;
  617. struct list_head *head = &adapter->mac_list;
  618. while (!list_empty(head)) {
  619. cur = list_entry(head->next, nx_mac_list_t, list);
  620. nx_p3_sre_macaddr_change(adapter,
  621. cur->mac_addr, NETXEN_MAC_DEL);
  622. list_del(&cur->list);
  623. kfree(cur);
  624. }
  625. }
  626. static int netxen_p3_nic_set_mac_addr(struct netxen_adapter *adapter, u8 *addr)
  627. {
  628. /* assuming caller has already copied new addr to netdev */
  629. netxen_p3_nic_set_multi(adapter->netdev);
  630. return 0;
  631. }
  632. #define NETXEN_CONFIG_INTR_COALESCE 3
  633. /*
  634. * Send the interrupt coalescing parameter set by ethtool to the card.
  635. */
  636. int netxen_config_intr_coalesce(struct netxen_adapter *adapter)
  637. {
  638. nx_nic_req_t req;
  639. u64 word[6];
  640. int rv, i;
  641. memset(&req, 0, sizeof(nx_nic_req_t));
  642. memset(word, 0, sizeof(word));
  643. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  644. word[0] = NETXEN_CONFIG_INTR_COALESCE | ((u64)adapter->portnum << 16);
  645. req.req_hdr = cpu_to_le64(word[0]);
  646. memcpy(&word[0], &adapter->coal, sizeof(adapter->coal));
  647. for (i = 0; i < 6; i++)
  648. req.words[i] = cpu_to_le64(word[i]);
  649. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  650. if (rv != 0) {
  651. printk(KERN_ERR "ERROR. Could not send "
  652. "interrupt coalescing parameters\n");
  653. }
  654. return rv;
  655. }
  656. int netxen_config_hw_lro(struct netxen_adapter *adapter, int enable)
  657. {
  658. nx_nic_req_t req;
  659. u64 word;
  660. int rv = 0;
  661. if (!test_bit(__NX_FW_ATTACHED, &adapter->state))
  662. return 0;
  663. memset(&req, 0, sizeof(nx_nic_req_t));
  664. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  665. word = NX_NIC_H2C_OPCODE_CONFIG_HW_LRO | ((u64)adapter->portnum << 16);
  666. req.req_hdr = cpu_to_le64(word);
  667. req.words[0] = cpu_to_le64(enable);
  668. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  669. if (rv != 0) {
  670. printk(KERN_ERR "ERROR. Could not send "
  671. "configure hw lro request\n");
  672. }
  673. return rv;
  674. }
  675. int netxen_config_bridged_mode(struct netxen_adapter *adapter, int enable)
  676. {
  677. nx_nic_req_t req;
  678. u64 word;
  679. int rv = 0;
  680. if (!!(adapter->flags & NETXEN_NIC_BRIDGE_ENABLED) == enable)
  681. return rv;
  682. memset(&req, 0, sizeof(nx_nic_req_t));
  683. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  684. word = NX_NIC_H2C_OPCODE_CONFIG_BRIDGING |
  685. ((u64)adapter->portnum << 16);
  686. req.req_hdr = cpu_to_le64(word);
  687. req.words[0] = cpu_to_le64(enable);
  688. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  689. if (rv != 0) {
  690. printk(KERN_ERR "ERROR. Could not send "
  691. "configure bridge mode request\n");
  692. }
  693. adapter->flags ^= NETXEN_NIC_BRIDGE_ENABLED;
  694. return rv;
  695. }
  696. #define RSS_HASHTYPE_IP_TCP 0x3
  697. int netxen_config_rss(struct netxen_adapter *adapter, int enable)
  698. {
  699. nx_nic_req_t req;
  700. u64 word;
  701. int i, rv;
  702. static const u64 key[] = {
  703. 0xbeac01fa6a42b73bULL, 0x8030f20c77cb2da3ULL,
  704. 0xae7b30b4d0ca2bcbULL, 0x43a38fb04167253dULL,
  705. 0x255b0ec26d5a56daULL
  706. };
  707. memset(&req, 0, sizeof(nx_nic_req_t));
  708. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  709. word = NX_NIC_H2C_OPCODE_CONFIG_RSS | ((u64)adapter->portnum << 16);
  710. req.req_hdr = cpu_to_le64(word);
  711. /*
  712. * RSS request:
  713. * bits 3-0: hash_method
  714. * 5-4: hash_type_ipv4
  715. * 7-6: hash_type_ipv6
  716. * 8: enable
  717. * 9: use indirection table
  718. * 47-10: reserved
  719. * 63-48: indirection table mask
  720. */
  721. word = ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 4) |
  722. ((u64)(RSS_HASHTYPE_IP_TCP & 0x3) << 6) |
  723. ((u64)(enable & 0x1) << 8) |
  724. ((0x7ULL) << 48);
  725. req.words[0] = cpu_to_le64(word);
  726. for (i = 0; i < ARRAY_SIZE(key); i++)
  727. req.words[i+1] = cpu_to_le64(key[i]);
  728. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  729. if (rv != 0) {
  730. printk(KERN_ERR "%s: could not configure RSS\n",
  731. adapter->netdev->name);
  732. }
  733. return rv;
  734. }
  735. int netxen_config_ipaddr(struct netxen_adapter *adapter, __be32 ip, int cmd)
  736. {
  737. nx_nic_req_t req;
  738. u64 word;
  739. int rv;
  740. memset(&req, 0, sizeof(nx_nic_req_t));
  741. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  742. word = NX_NIC_H2C_OPCODE_CONFIG_IPADDR | ((u64)adapter->portnum << 16);
  743. req.req_hdr = cpu_to_le64(word);
  744. req.words[0] = cpu_to_le64(cmd);
  745. memcpy(&req.words[1], &ip, sizeof(u32));
  746. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  747. if (rv != 0) {
  748. printk(KERN_ERR "%s: could not notify %s IP 0x%x request\n",
  749. adapter->netdev->name,
  750. (cmd == NX_IP_UP) ? "Add" : "Remove", ip);
  751. }
  752. return rv;
  753. }
  754. int netxen_linkevent_request(struct netxen_adapter *adapter, int enable)
  755. {
  756. nx_nic_req_t req;
  757. u64 word;
  758. int rv;
  759. memset(&req, 0, sizeof(nx_nic_req_t));
  760. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  761. word = NX_NIC_H2C_OPCODE_GET_LINKEVENT | ((u64)adapter->portnum << 16);
  762. req.req_hdr = cpu_to_le64(word);
  763. req.words[0] = cpu_to_le64(enable | (enable << 8));
  764. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  765. if (rv != 0) {
  766. printk(KERN_ERR "%s: could not configure link notification\n",
  767. adapter->netdev->name);
  768. }
  769. return rv;
  770. }
  771. int netxen_send_lro_cleanup(struct netxen_adapter *adapter)
  772. {
  773. nx_nic_req_t req;
  774. u64 word;
  775. int rv;
  776. if (!test_bit(__NX_FW_ATTACHED, &adapter->state))
  777. return 0;
  778. memset(&req, 0, sizeof(nx_nic_req_t));
  779. req.qhdr = cpu_to_le64(NX_HOST_REQUEST << 23);
  780. word = NX_NIC_H2C_OPCODE_LRO_REQUEST |
  781. ((u64)adapter->portnum << 16) |
  782. ((u64)NX_NIC_LRO_REQUEST_CLEANUP << 56) ;
  783. req.req_hdr = cpu_to_le64(word);
  784. rv = netxen_send_cmd_descs(adapter, (struct cmd_desc_type0 *)&req, 1);
  785. if (rv != 0) {
  786. printk(KERN_ERR "%s: could not cleanup lro flows\n",
  787. adapter->netdev->name);
  788. }
  789. return rv;
  790. }
  791. /*
  792. * netxen_nic_change_mtu - Change the Maximum Transfer Unit
  793. * @returns 0 on success, negative on failure
  794. */
  795. #define MTU_FUDGE_FACTOR 100
  796. int netxen_nic_change_mtu(struct net_device *netdev, int mtu)
  797. {
  798. struct netxen_adapter *adapter = netdev_priv(netdev);
  799. int rc = 0;
  800. if (adapter->set_mtu)
  801. rc = adapter->set_mtu(adapter, mtu);
  802. if (!rc)
  803. netdev->mtu = mtu;
  804. return rc;
  805. }
  806. static int netxen_get_flash_block(struct netxen_adapter *adapter, int base,
  807. int size, __le32 * buf)
  808. {
  809. int i, v, addr;
  810. __le32 *ptr32;
  811. int ret;
  812. addr = base;
  813. ptr32 = buf;
  814. for (i = 0; i < size / sizeof(u32); i++) {
  815. ret = netxen_rom_fast_read(adapter, addr, &v);
  816. if (ret)
  817. return ret;
  818. *ptr32 = cpu_to_le32(v);
  819. ptr32++;
  820. addr += sizeof(u32);
  821. }
  822. if ((char *)buf + size > (char *)ptr32) {
  823. __le32 local;
  824. ret = netxen_rom_fast_read(adapter, addr, &v);
  825. if (ret)
  826. return ret;
  827. local = cpu_to_le32(v);
  828. memcpy(ptr32, &local, (char *)buf + size - (char *)ptr32);
  829. }
  830. return 0;
  831. }
  832. int netxen_get_flash_mac_addr(struct netxen_adapter *adapter, u64 *mac)
  833. {
  834. __le32 *pmac = (__le32 *) mac;
  835. u32 offset;
  836. offset = NX_FW_MAC_ADDR_OFFSET + (adapter->portnum * sizeof(u64));
  837. if (netxen_get_flash_block(adapter, offset, sizeof(u64), pmac) == -1)
  838. return -1;
  839. if (*mac == ~0ULL) {
  840. offset = NX_OLD_MAC_ADDR_OFFSET +
  841. (adapter->portnum * sizeof(u64));
  842. if (netxen_get_flash_block(adapter,
  843. offset, sizeof(u64), pmac) == -1)
  844. return -1;
  845. if (*mac == ~0ULL)
  846. return -1;
  847. }
  848. return 0;
  849. }
  850. int netxen_p3_get_mac_addr(struct netxen_adapter *adapter, u64 *mac)
  851. {
  852. uint32_t crbaddr, mac_hi, mac_lo;
  853. int pci_func = adapter->ahw.pci_func;
  854. crbaddr = CRB_MAC_BLOCK_START +
  855. (4 * ((pci_func/2) * 3)) + (4 * (pci_func & 1));
  856. mac_lo = NXRD32(adapter, crbaddr);
  857. mac_hi = NXRD32(adapter, crbaddr+4);
  858. if (pci_func & 1)
  859. *mac = le64_to_cpu((mac_lo >> 16) | ((u64)mac_hi << 16));
  860. else
  861. *mac = le64_to_cpu((u64)mac_lo | ((u64)mac_hi << 32));
  862. return 0;
  863. }
  864. /*
  865. * Changes the CRB window to the specified window.
  866. */
  867. static void
  868. netxen_nic_pci_set_crbwindow_128M(struct netxen_adapter *adapter,
  869. u32 window)
  870. {
  871. void __iomem *offset;
  872. int count = 10;
  873. u8 func = adapter->ahw.pci_func;
  874. if (adapter->ahw.crb_win == window)
  875. return;
  876. offset = PCI_OFFSET_SECOND_RANGE(adapter,
  877. NETXEN_PCIX_PH_REG(PCIE_CRB_WINDOW_REG(func)));
  878. writel(window, offset);
  879. do {
  880. if (window == readl(offset))
  881. break;
  882. if (printk_ratelimit())
  883. dev_warn(&adapter->pdev->dev,
  884. "failed to set CRB window to %d\n",
  885. (window == NETXEN_WINDOW_ONE));
  886. udelay(1);
  887. } while (--count > 0);
  888. if (count > 0)
  889. adapter->ahw.crb_win = window;
  890. }
  891. /*
  892. * Returns < 0 if off is not valid,
  893. * 1 if window access is needed. 'off' is set to offset from
  894. * CRB space in 128M pci map
  895. * 0 if no window access is needed. 'off' is set to 2M addr
  896. * In: 'off' is offset from base in 128M pci map
  897. */
  898. static int
  899. netxen_nic_pci_get_crb_addr_2M(struct netxen_adapter *adapter,
  900. ulong off, void __iomem **addr)
  901. {
  902. crb_128M_2M_sub_block_map_t *m;
  903. if ((off >= NETXEN_CRB_MAX) || (off < NETXEN_PCI_CRBSPACE))
  904. return -EINVAL;
  905. off -= NETXEN_PCI_CRBSPACE;
  906. /*
  907. * Try direct map
  908. */
  909. m = &crb_128M_2M_map[CRB_BLK(off)].sub_block[CRB_SUBBLK(off)];
  910. if (m->valid && (m->start_128M <= off) && (m->end_128M > off)) {
  911. *addr = adapter->ahw.pci_base0 + m->start_2M +
  912. (off - m->start_128M);
  913. return 0;
  914. }
  915. /*
  916. * Not in direct map, use crb window
  917. */
  918. *addr = adapter->ahw.pci_base0 + CRB_INDIRECT_2M +
  919. (off & MASK(16));
  920. return 1;
  921. }
  922. /*
  923. * In: 'off' is offset from CRB space in 128M pci map
  924. * Out: 'off' is 2M pci map addr
  925. * side effect: lock crb window
  926. */
  927. static void
  928. netxen_nic_pci_set_crbwindow_2M(struct netxen_adapter *adapter, ulong off)
  929. {
  930. u32 window;
  931. void __iomem *addr = adapter->ahw.pci_base0 + CRB_WINDOW_2M;
  932. off -= NETXEN_PCI_CRBSPACE;
  933. window = CRB_HI(off);
  934. writel(window, addr);
  935. if (readl(addr) != window) {
  936. if (printk_ratelimit())
  937. dev_warn(&adapter->pdev->dev,
  938. "failed to set CRB window to %d off 0x%lx\n",
  939. window, off);
  940. }
  941. }
  942. static void __iomem *
  943. netxen_nic_map_indirect_address_128M(struct netxen_adapter *adapter,
  944. ulong win_off, void __iomem **mem_ptr)
  945. {
  946. ulong off = win_off;
  947. void __iomem *addr;
  948. resource_size_t mem_base;
  949. if (ADDR_IN_WINDOW1(win_off))
  950. off = NETXEN_CRB_NORMAL(win_off);
  951. addr = pci_base_offset(adapter, off);
  952. if (addr)
  953. return addr;
  954. if (adapter->ahw.pci_len0 == 0)
  955. off -= NETXEN_PCI_CRBSPACE;
  956. mem_base = pci_resource_start(adapter->pdev, 0);
  957. *mem_ptr = ioremap(mem_base + (off & PAGE_MASK), PAGE_SIZE);
  958. if (*mem_ptr)
  959. addr = *mem_ptr + (off & (PAGE_SIZE - 1));
  960. return addr;
  961. }
  962. static int
  963. netxen_nic_hw_write_wx_128M(struct netxen_adapter *adapter, ulong off, u32 data)
  964. {
  965. unsigned long flags;
  966. void __iomem *addr, *mem_ptr = NULL;
  967. addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
  968. if (!addr)
  969. return -EIO;
  970. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  971. netxen_nic_io_write_128M(adapter, addr, data);
  972. } else { /* Window 0 */
  973. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  974. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  975. writel(data, addr);
  976. netxen_nic_pci_set_crbwindow_128M(adapter,
  977. NETXEN_WINDOW_ONE);
  978. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  979. }
  980. if (mem_ptr)
  981. iounmap(mem_ptr);
  982. return 0;
  983. }
  984. static u32
  985. netxen_nic_hw_read_wx_128M(struct netxen_adapter *adapter, ulong off)
  986. {
  987. unsigned long flags;
  988. void __iomem *addr, *mem_ptr = NULL;
  989. u32 data;
  990. addr = netxen_nic_map_indirect_address_128M(adapter, off, &mem_ptr);
  991. if (!addr)
  992. return -EIO;
  993. if (ADDR_IN_WINDOW1(off)) { /* Window 1 */
  994. data = netxen_nic_io_read_128M(adapter, addr);
  995. } else { /* Window 0 */
  996. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  997. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  998. data = readl(addr);
  999. netxen_nic_pci_set_crbwindow_128M(adapter,
  1000. NETXEN_WINDOW_ONE);
  1001. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1002. }
  1003. if (mem_ptr)
  1004. iounmap(mem_ptr);
  1005. return data;
  1006. }
  1007. static int
  1008. netxen_nic_hw_write_wx_2M(struct netxen_adapter *adapter, ulong off, u32 data)
  1009. {
  1010. unsigned long flags;
  1011. int rv;
  1012. void __iomem *addr = NULL;
  1013. rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
  1014. if (rv == 0) {
  1015. writel(data, addr);
  1016. return 0;
  1017. }
  1018. if (rv > 0) {
  1019. /* indirect access */
  1020. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1021. crb_win_lock(adapter);
  1022. netxen_nic_pci_set_crbwindow_2M(adapter, off);
  1023. writel(data, addr);
  1024. crb_win_unlock(adapter);
  1025. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1026. return 0;
  1027. }
  1028. dev_err(&adapter->pdev->dev,
  1029. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1030. dump_stack();
  1031. return -EIO;
  1032. }
  1033. static u32
  1034. netxen_nic_hw_read_wx_2M(struct netxen_adapter *adapter, ulong off)
  1035. {
  1036. unsigned long flags;
  1037. int rv;
  1038. u32 data;
  1039. void __iomem *addr = NULL;
  1040. rv = netxen_nic_pci_get_crb_addr_2M(adapter, off, &addr);
  1041. if (rv == 0)
  1042. return readl(addr);
  1043. if (rv > 0) {
  1044. /* indirect access */
  1045. write_lock_irqsave(&adapter->ahw.crb_lock, flags);
  1046. crb_win_lock(adapter);
  1047. netxen_nic_pci_set_crbwindow_2M(adapter, off);
  1048. data = readl(addr);
  1049. crb_win_unlock(adapter);
  1050. write_unlock_irqrestore(&adapter->ahw.crb_lock, flags);
  1051. return data;
  1052. }
  1053. dev_err(&adapter->pdev->dev,
  1054. "%s: invalid offset: 0x%016lx\n", __func__, off);
  1055. dump_stack();
  1056. return -1;
  1057. }
  1058. /* window 1 registers only */
  1059. static void netxen_nic_io_write_128M(struct netxen_adapter *adapter,
  1060. void __iomem *addr, u32 data)
  1061. {
  1062. read_lock(&adapter->ahw.crb_lock);
  1063. writel(data, addr);
  1064. read_unlock(&adapter->ahw.crb_lock);
  1065. }
  1066. static u32 netxen_nic_io_read_128M(struct netxen_adapter *adapter,
  1067. void __iomem *addr)
  1068. {
  1069. u32 val;
  1070. read_lock(&adapter->ahw.crb_lock);
  1071. val = readl(addr);
  1072. read_unlock(&adapter->ahw.crb_lock);
  1073. return val;
  1074. }
  1075. static void netxen_nic_io_write_2M(struct netxen_adapter *adapter,
  1076. void __iomem *addr, u32 data)
  1077. {
  1078. writel(data, addr);
  1079. }
  1080. static u32 netxen_nic_io_read_2M(struct netxen_adapter *adapter,
  1081. void __iomem *addr)
  1082. {
  1083. return readl(addr);
  1084. }
  1085. void __iomem *
  1086. netxen_get_ioaddr(struct netxen_adapter *adapter, u32 offset)
  1087. {
  1088. void __iomem *addr = NULL;
  1089. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1090. if ((offset < NETXEN_CRB_PCIX_HOST2) &&
  1091. (offset > NETXEN_CRB_PCIX_HOST))
  1092. addr = PCI_OFFSET_SECOND_RANGE(adapter, offset);
  1093. else
  1094. addr = NETXEN_CRB_NORMALIZE(adapter, offset);
  1095. } else {
  1096. WARN_ON(netxen_nic_pci_get_crb_addr_2M(adapter,
  1097. offset, &addr));
  1098. }
  1099. return addr;
  1100. }
  1101. static int
  1102. netxen_nic_pci_set_window_128M(struct netxen_adapter *adapter,
  1103. u64 addr, u32 *start)
  1104. {
  1105. if (ADDR_IN_RANGE(addr, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1106. *start = (addr - NETXEN_ADDR_OCM0 + NETXEN_PCI_OCM0);
  1107. return 0;
  1108. } else if (ADDR_IN_RANGE(addr,
  1109. NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1110. *start = (addr - NETXEN_ADDR_OCM1 + NETXEN_PCI_OCM1);
  1111. return 0;
  1112. }
  1113. return -EIO;
  1114. }
  1115. static int
  1116. netxen_nic_pci_set_window_2M(struct netxen_adapter *adapter,
  1117. u64 addr, u32 *start)
  1118. {
  1119. u32 window;
  1120. window = OCM_WIN(addr);
  1121. writel(window, adapter->ahw.ocm_win_crb);
  1122. /* read back to flush */
  1123. readl(adapter->ahw.ocm_win_crb);
  1124. adapter->ahw.ocm_win = window;
  1125. *start = NETXEN_PCI_OCM0_2M + GET_MEM_OFFS_2M(addr);
  1126. return 0;
  1127. }
  1128. static int
  1129. netxen_nic_pci_mem_access_direct(struct netxen_adapter *adapter, u64 off,
  1130. u64 *data, int op)
  1131. {
  1132. void __iomem *addr, *mem_ptr = NULL;
  1133. resource_size_t mem_base;
  1134. int ret;
  1135. u32 start;
  1136. spin_lock(&adapter->ahw.mem_lock);
  1137. ret = adapter->pci_set_window(adapter, off, &start);
  1138. if (ret != 0)
  1139. goto unlock;
  1140. if (NX_IS_REVISION_P3(adapter->ahw.revision_id)) {
  1141. addr = adapter->ahw.pci_base0 + start;
  1142. } else {
  1143. addr = pci_base_offset(adapter, start);
  1144. if (addr)
  1145. goto noremap;
  1146. mem_base = pci_resource_start(adapter->pdev, 0) +
  1147. (start & PAGE_MASK);
  1148. mem_ptr = ioremap(mem_base, PAGE_SIZE);
  1149. if (mem_ptr == NULL) {
  1150. ret = -EIO;
  1151. goto unlock;
  1152. }
  1153. addr = mem_ptr + (start & (PAGE_SIZE-1));
  1154. }
  1155. noremap:
  1156. if (op == 0) /* read */
  1157. *data = readq(addr);
  1158. else /* write */
  1159. writeq(*data, addr);
  1160. unlock:
  1161. spin_unlock(&adapter->ahw.mem_lock);
  1162. if (mem_ptr)
  1163. iounmap(mem_ptr);
  1164. return ret;
  1165. }
  1166. void
  1167. netxen_pci_camqm_read_2M(struct netxen_adapter *adapter, u64 off, u64 *data)
  1168. {
  1169. void __iomem *addr = adapter->ahw.pci_base0 +
  1170. NETXEN_PCI_CAMQM_2M_BASE + (off - NETXEN_PCI_CAMQM);
  1171. spin_lock(&adapter->ahw.mem_lock);
  1172. *data = readq(addr);
  1173. spin_unlock(&adapter->ahw.mem_lock);
  1174. }
  1175. void
  1176. netxen_pci_camqm_write_2M(struct netxen_adapter *adapter, u64 off, u64 data)
  1177. {
  1178. void __iomem *addr = adapter->ahw.pci_base0 +
  1179. NETXEN_PCI_CAMQM_2M_BASE + (off - NETXEN_PCI_CAMQM);
  1180. spin_lock(&adapter->ahw.mem_lock);
  1181. writeq(data, addr);
  1182. spin_unlock(&adapter->ahw.mem_lock);
  1183. }
  1184. #define MAX_CTL_CHECK 1000
  1185. static int
  1186. netxen_nic_pci_mem_write_128M(struct netxen_adapter *adapter,
  1187. u64 off, u64 data)
  1188. {
  1189. int j, ret;
  1190. u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
  1191. void __iomem *mem_crb;
  1192. /* Only 64-bit aligned access */
  1193. if (off & 7)
  1194. return -EIO;
  1195. /* P2 has different SIU and MIU test agent base addr */
  1196. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1197. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1198. mem_crb = pci_base_offset(adapter,
  1199. NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
  1200. addr_hi = SIU_TEST_AGT_ADDR_HI;
  1201. data_lo = SIU_TEST_AGT_WRDATA_LO;
  1202. data_hi = SIU_TEST_AGT_WRDATA_HI;
  1203. off_lo = off & SIU_TEST_AGT_ADDR_MASK;
  1204. off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
  1205. goto correct;
  1206. }
  1207. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1208. mem_crb = pci_base_offset(adapter,
  1209. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1210. addr_hi = MIU_TEST_AGT_ADDR_HI;
  1211. data_lo = MIU_TEST_AGT_WRDATA_LO;
  1212. data_hi = MIU_TEST_AGT_WRDATA_HI;
  1213. off_lo = off & MIU_TEST_AGT_ADDR_MASK;
  1214. off_hi = 0;
  1215. goto correct;
  1216. }
  1217. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
  1218. ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1219. if (adapter->ahw.pci_len0 != 0) {
  1220. return netxen_nic_pci_mem_access_direct(adapter,
  1221. off, &data, 1);
  1222. }
  1223. }
  1224. return -EIO;
  1225. correct:
  1226. spin_lock(&adapter->ahw.mem_lock);
  1227. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1228. writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1229. writel(off_hi, (mem_crb + addr_hi));
  1230. writel(data & 0xffffffff, (mem_crb + data_lo));
  1231. writel((data >> 32) & 0xffffffff, (mem_crb + data_hi));
  1232. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  1233. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  1234. (mem_crb + TEST_AGT_CTRL));
  1235. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1236. temp = readl((mem_crb + TEST_AGT_CTRL));
  1237. if ((temp & TA_CTL_BUSY) == 0)
  1238. break;
  1239. }
  1240. if (j >= MAX_CTL_CHECK) {
  1241. if (printk_ratelimit())
  1242. dev_err(&adapter->pdev->dev,
  1243. "failed to write through agent\n");
  1244. ret = -EIO;
  1245. } else
  1246. ret = 0;
  1247. netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
  1248. spin_unlock(&adapter->ahw.mem_lock);
  1249. return ret;
  1250. }
  1251. static int
  1252. netxen_nic_pci_mem_read_128M(struct netxen_adapter *adapter,
  1253. u64 off, u64 *data)
  1254. {
  1255. int j, ret;
  1256. u32 temp, off_lo, off_hi, addr_hi, data_hi, data_lo;
  1257. u64 val;
  1258. void __iomem *mem_crb;
  1259. /* Only 64-bit aligned access */
  1260. if (off & 7)
  1261. return -EIO;
  1262. /* P2 has different SIU and MIU test agent base addr */
  1263. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1264. NETXEN_ADDR_QDR_NET_MAX_P2)) {
  1265. mem_crb = pci_base_offset(adapter,
  1266. NETXEN_CRB_QDR_NET+SIU_TEST_AGT_BASE);
  1267. addr_hi = SIU_TEST_AGT_ADDR_HI;
  1268. data_lo = SIU_TEST_AGT_RDDATA_LO;
  1269. data_hi = SIU_TEST_AGT_RDDATA_HI;
  1270. off_lo = off & SIU_TEST_AGT_ADDR_MASK;
  1271. off_hi = SIU_TEST_AGT_UPPER_ADDR(off);
  1272. goto correct;
  1273. }
  1274. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1275. mem_crb = pci_base_offset(adapter,
  1276. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1277. addr_hi = MIU_TEST_AGT_ADDR_HI;
  1278. data_lo = MIU_TEST_AGT_RDDATA_LO;
  1279. data_hi = MIU_TEST_AGT_RDDATA_HI;
  1280. off_lo = off & MIU_TEST_AGT_ADDR_MASK;
  1281. off_hi = 0;
  1282. goto correct;
  1283. }
  1284. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX) ||
  1285. ADDR_IN_RANGE(off, NETXEN_ADDR_OCM1, NETXEN_ADDR_OCM1_MAX)) {
  1286. if (adapter->ahw.pci_len0 != 0) {
  1287. return netxen_nic_pci_mem_access_direct(adapter,
  1288. off, data, 0);
  1289. }
  1290. }
  1291. return -EIO;
  1292. correct:
  1293. spin_lock(&adapter->ahw.mem_lock);
  1294. netxen_nic_pci_set_crbwindow_128M(adapter, 0);
  1295. writel(off_lo, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1296. writel(off_hi, (mem_crb + addr_hi));
  1297. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  1298. writel((TA_CTL_START|TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  1299. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1300. temp = readl(mem_crb + TEST_AGT_CTRL);
  1301. if ((temp & TA_CTL_BUSY) == 0)
  1302. break;
  1303. }
  1304. if (j >= MAX_CTL_CHECK) {
  1305. if (printk_ratelimit())
  1306. dev_err(&adapter->pdev->dev,
  1307. "failed to read through agent\n");
  1308. ret = -EIO;
  1309. } else {
  1310. temp = readl(mem_crb + data_hi);
  1311. val = ((u64)temp << 32);
  1312. val |= readl(mem_crb + data_lo);
  1313. *data = val;
  1314. ret = 0;
  1315. }
  1316. netxen_nic_pci_set_crbwindow_128M(adapter, NETXEN_WINDOW_ONE);
  1317. spin_unlock(&adapter->ahw.mem_lock);
  1318. return ret;
  1319. }
  1320. static int
  1321. netxen_nic_pci_mem_write_2M(struct netxen_adapter *adapter,
  1322. u64 off, u64 data)
  1323. {
  1324. int j, ret;
  1325. u32 temp, off8;
  1326. void __iomem *mem_crb;
  1327. /* Only 64-bit aligned access */
  1328. if (off & 7)
  1329. return -EIO;
  1330. /* P3 onward, test agent base for MIU and SIU is same */
  1331. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1332. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1333. mem_crb = netxen_get_ioaddr(adapter,
  1334. NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  1335. goto correct;
  1336. }
  1337. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1338. mem_crb = netxen_get_ioaddr(adapter,
  1339. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1340. goto correct;
  1341. }
  1342. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX))
  1343. return netxen_nic_pci_mem_access_direct(adapter, off, &data, 1);
  1344. return -EIO;
  1345. correct:
  1346. off8 = off & 0xfffffff8;
  1347. spin_lock(&adapter->ahw.mem_lock);
  1348. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1349. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  1350. writel(data & 0xffffffff,
  1351. mem_crb + MIU_TEST_AGT_WRDATA_LO);
  1352. writel((data >> 32) & 0xffffffff,
  1353. mem_crb + MIU_TEST_AGT_WRDATA_HI);
  1354. writel((TA_CTL_ENABLE | TA_CTL_WRITE), (mem_crb + TEST_AGT_CTRL));
  1355. writel((TA_CTL_START | TA_CTL_ENABLE | TA_CTL_WRITE),
  1356. (mem_crb + TEST_AGT_CTRL));
  1357. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1358. temp = readl(mem_crb + TEST_AGT_CTRL);
  1359. if ((temp & TA_CTL_BUSY) == 0)
  1360. break;
  1361. }
  1362. if (j >= MAX_CTL_CHECK) {
  1363. if (printk_ratelimit())
  1364. dev_err(&adapter->pdev->dev,
  1365. "failed to write through agent\n");
  1366. ret = -EIO;
  1367. } else
  1368. ret = 0;
  1369. spin_unlock(&adapter->ahw.mem_lock);
  1370. return ret;
  1371. }
  1372. static int
  1373. netxen_nic_pci_mem_read_2M(struct netxen_adapter *adapter,
  1374. u64 off, u64 *data)
  1375. {
  1376. int j, ret;
  1377. u32 temp, off8;
  1378. u64 val;
  1379. void __iomem *mem_crb;
  1380. /* Only 64-bit aligned access */
  1381. if (off & 7)
  1382. return -EIO;
  1383. /* P3 onward, test agent base for MIU and SIU is same */
  1384. if (ADDR_IN_RANGE(off, NETXEN_ADDR_QDR_NET,
  1385. NETXEN_ADDR_QDR_NET_MAX_P3)) {
  1386. mem_crb = netxen_get_ioaddr(adapter,
  1387. NETXEN_CRB_QDR_NET+MIU_TEST_AGT_BASE);
  1388. goto correct;
  1389. }
  1390. if (ADDR_IN_RANGE(off, NETXEN_ADDR_DDR_NET, NETXEN_ADDR_DDR_NET_MAX)) {
  1391. mem_crb = netxen_get_ioaddr(adapter,
  1392. NETXEN_CRB_DDR_NET+MIU_TEST_AGT_BASE);
  1393. goto correct;
  1394. }
  1395. if (ADDR_IN_RANGE(off, NETXEN_ADDR_OCM0, NETXEN_ADDR_OCM0_MAX)) {
  1396. return netxen_nic_pci_mem_access_direct(adapter,
  1397. off, data, 0);
  1398. }
  1399. return -EIO;
  1400. correct:
  1401. off8 = off & 0xfffffff8;
  1402. spin_lock(&adapter->ahw.mem_lock);
  1403. writel(off8, (mem_crb + MIU_TEST_AGT_ADDR_LO));
  1404. writel(0, (mem_crb + MIU_TEST_AGT_ADDR_HI));
  1405. writel(TA_CTL_ENABLE, (mem_crb + TEST_AGT_CTRL));
  1406. writel((TA_CTL_START | TA_CTL_ENABLE), (mem_crb + TEST_AGT_CTRL));
  1407. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1408. temp = readl(mem_crb + TEST_AGT_CTRL);
  1409. if ((temp & TA_CTL_BUSY) == 0)
  1410. break;
  1411. }
  1412. if (j >= MAX_CTL_CHECK) {
  1413. if (printk_ratelimit())
  1414. dev_err(&adapter->pdev->dev,
  1415. "failed to read through agent\n");
  1416. ret = -EIO;
  1417. } else {
  1418. val = (u64)(readl(mem_crb + MIU_TEST_AGT_RDDATA_HI)) << 32;
  1419. val |= readl(mem_crb + MIU_TEST_AGT_RDDATA_LO);
  1420. *data = val;
  1421. ret = 0;
  1422. }
  1423. spin_unlock(&adapter->ahw.mem_lock);
  1424. return ret;
  1425. }
  1426. void
  1427. netxen_setup_hwops(struct netxen_adapter *adapter)
  1428. {
  1429. adapter->init_port = netxen_niu_xg_init_port;
  1430. adapter->stop_port = netxen_niu_disable_xg_port;
  1431. if (NX_IS_REVISION_P2(adapter->ahw.revision_id)) {
  1432. adapter->crb_read = netxen_nic_hw_read_wx_128M,
  1433. adapter->crb_write = netxen_nic_hw_write_wx_128M,
  1434. adapter->pci_set_window = netxen_nic_pci_set_window_128M,
  1435. adapter->pci_mem_read = netxen_nic_pci_mem_read_128M,
  1436. adapter->pci_mem_write = netxen_nic_pci_mem_write_128M,
  1437. adapter->io_read = netxen_nic_io_read_128M,
  1438. adapter->io_write = netxen_nic_io_write_128M,
  1439. adapter->macaddr_set = netxen_p2_nic_set_mac_addr;
  1440. adapter->set_multi = netxen_p2_nic_set_multi;
  1441. adapter->set_mtu = netxen_nic_set_mtu_xgb;
  1442. adapter->set_promisc = netxen_p2_nic_set_promisc;
  1443. } else {
  1444. adapter->crb_read = netxen_nic_hw_read_wx_2M,
  1445. adapter->crb_write = netxen_nic_hw_write_wx_2M,
  1446. adapter->pci_set_window = netxen_nic_pci_set_window_2M,
  1447. adapter->pci_mem_read = netxen_nic_pci_mem_read_2M,
  1448. adapter->pci_mem_write = netxen_nic_pci_mem_write_2M,
  1449. adapter->io_read = netxen_nic_io_read_2M,
  1450. adapter->io_write = netxen_nic_io_write_2M,
  1451. adapter->set_mtu = nx_fw_cmd_set_mtu;
  1452. adapter->set_promisc = netxen_p3_nic_set_promisc;
  1453. adapter->macaddr_set = netxen_p3_nic_set_mac_addr;
  1454. adapter->set_multi = netxen_p3_nic_set_multi;
  1455. adapter->phy_read = nx_fw_cmd_query_phy;
  1456. adapter->phy_write = nx_fw_cmd_set_phy;
  1457. }
  1458. }
  1459. int netxen_nic_get_board_info(struct netxen_adapter *adapter)
  1460. {
  1461. int offset, board_type, magic;
  1462. struct pci_dev *pdev = adapter->pdev;
  1463. offset = NX_FW_MAGIC_OFFSET;
  1464. if (netxen_rom_fast_read(adapter, offset, &magic))
  1465. return -EIO;
  1466. if (magic != NETXEN_BDINFO_MAGIC) {
  1467. dev_err(&pdev->dev, "invalid board config, magic=%08x\n",
  1468. magic);
  1469. return -EIO;
  1470. }
  1471. offset = NX_BRDTYPE_OFFSET;
  1472. if (netxen_rom_fast_read(adapter, offset, &board_type))
  1473. return -EIO;
  1474. if (board_type == NETXEN_BRDTYPE_P3_4_GB_MM) {
  1475. u32 gpio = NXRD32(adapter, NETXEN_ROMUSB_GLB_PAD_GPIO_I);
  1476. if ((gpio & 0x8000) == 0)
  1477. board_type = NETXEN_BRDTYPE_P3_10G_TP;
  1478. }
  1479. adapter->ahw.board_type = board_type;
  1480. switch (board_type) {
  1481. case NETXEN_BRDTYPE_P2_SB35_4G:
  1482. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1483. break;
  1484. case NETXEN_BRDTYPE_P2_SB31_10G:
  1485. case NETXEN_BRDTYPE_P2_SB31_10G_IMEZ:
  1486. case NETXEN_BRDTYPE_P2_SB31_10G_HMEZ:
  1487. case NETXEN_BRDTYPE_P2_SB31_10G_CX4:
  1488. case NETXEN_BRDTYPE_P3_HMEZ:
  1489. case NETXEN_BRDTYPE_P3_XG_LOM:
  1490. case NETXEN_BRDTYPE_P3_10G_CX4:
  1491. case NETXEN_BRDTYPE_P3_10G_CX4_LP:
  1492. case NETXEN_BRDTYPE_P3_IMEZ:
  1493. case NETXEN_BRDTYPE_P3_10G_SFP_PLUS:
  1494. case NETXEN_BRDTYPE_P3_10G_SFP_CT:
  1495. case NETXEN_BRDTYPE_P3_10G_SFP_QT:
  1496. case NETXEN_BRDTYPE_P3_10G_XFP:
  1497. case NETXEN_BRDTYPE_P3_10000_BASE_T:
  1498. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1499. break;
  1500. case NETXEN_BRDTYPE_P1_BD:
  1501. case NETXEN_BRDTYPE_P1_SB:
  1502. case NETXEN_BRDTYPE_P1_SMAX:
  1503. case NETXEN_BRDTYPE_P1_SOCK:
  1504. case NETXEN_BRDTYPE_P3_REF_QG:
  1505. case NETXEN_BRDTYPE_P3_4_GB:
  1506. case NETXEN_BRDTYPE_P3_4_GB_MM:
  1507. adapter->ahw.port_type = NETXEN_NIC_GBE;
  1508. break;
  1509. case NETXEN_BRDTYPE_P3_10G_TP:
  1510. adapter->ahw.port_type = (adapter->portnum < 2) ?
  1511. NETXEN_NIC_XGBE : NETXEN_NIC_GBE;
  1512. break;
  1513. default:
  1514. dev_err(&pdev->dev, "unknown board type %x\n", board_type);
  1515. adapter->ahw.port_type = NETXEN_NIC_XGBE;
  1516. break;
  1517. }
  1518. return 0;
  1519. }
  1520. /* NIU access sections */
  1521. static int netxen_nic_set_mtu_xgb(struct netxen_adapter *adapter, int new_mtu)
  1522. {
  1523. new_mtu += MTU_FUDGE_FACTOR;
  1524. if (adapter->physical_port == 0)
  1525. NXWR32(adapter, NETXEN_NIU_XGE_MAX_FRAME_SIZE, new_mtu);
  1526. else
  1527. NXWR32(adapter, NETXEN_NIU_XG1_MAX_FRAME_SIZE, new_mtu);
  1528. return 0;
  1529. }
  1530. void netxen_nic_set_link_parameters(struct netxen_adapter *adapter)
  1531. {
  1532. __u32 status;
  1533. __u32 autoneg;
  1534. __u32 port_mode;
  1535. if (!netif_carrier_ok(adapter->netdev)) {
  1536. adapter->link_speed = 0;
  1537. adapter->link_duplex = -1;
  1538. adapter->link_autoneg = AUTONEG_ENABLE;
  1539. return;
  1540. }
  1541. if (adapter->ahw.port_type == NETXEN_NIC_GBE) {
  1542. port_mode = NXRD32(adapter, NETXEN_PORT_MODE_ADDR);
  1543. if (port_mode == NETXEN_PORT_MODE_802_3_AP) {
  1544. adapter->link_speed = SPEED_1000;
  1545. adapter->link_duplex = DUPLEX_FULL;
  1546. adapter->link_autoneg = AUTONEG_DISABLE;
  1547. return;
  1548. }
  1549. if (adapter->phy_read &&
  1550. adapter->phy_read(adapter,
  1551. NETXEN_NIU_GB_MII_MGMT_ADDR_PHY_STATUS,
  1552. &status) == 0) {
  1553. if (netxen_get_phy_link(status)) {
  1554. switch (netxen_get_phy_speed(status)) {
  1555. case 0:
  1556. adapter->link_speed = SPEED_10;
  1557. break;
  1558. case 1:
  1559. adapter->link_speed = SPEED_100;
  1560. break;
  1561. case 2:
  1562. adapter->link_speed = SPEED_1000;
  1563. break;
  1564. default:
  1565. adapter->link_speed = 0;
  1566. break;
  1567. }
  1568. switch (netxen_get_phy_duplex(status)) {
  1569. case 0:
  1570. adapter->link_duplex = DUPLEX_HALF;
  1571. break;
  1572. case 1:
  1573. adapter->link_duplex = DUPLEX_FULL;
  1574. break;
  1575. default:
  1576. adapter->link_duplex = -1;
  1577. break;
  1578. }
  1579. if (adapter->phy_read &&
  1580. adapter->phy_read(adapter,
  1581. NETXEN_NIU_GB_MII_MGMT_ADDR_AUTONEG,
  1582. &autoneg) == 0)
  1583. adapter->link_autoneg = autoneg;
  1584. } else
  1585. goto link_down;
  1586. } else {
  1587. link_down:
  1588. adapter->link_speed = 0;
  1589. adapter->link_duplex = -1;
  1590. }
  1591. }
  1592. }
  1593. int
  1594. netxen_nic_wol_supported(struct netxen_adapter *adapter)
  1595. {
  1596. u32 wol_cfg;
  1597. if (NX_IS_REVISION_P2(adapter->ahw.revision_id))
  1598. return 0;
  1599. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG_NV);
  1600. if (wol_cfg & (1UL << adapter->portnum)) {
  1601. wol_cfg = NXRD32(adapter, NETXEN_WOL_CONFIG);
  1602. if (wol_cfg & (1 << adapter->portnum))
  1603. return 1;
  1604. }
  1605. return 0;
  1606. }
  1607. static u32 netxen_md_cntrl(struct netxen_adapter *adapter,
  1608. struct netxen_minidump_template_hdr *template_hdr,
  1609. struct netxen_minidump_entry_crb *crtEntry)
  1610. {
  1611. int loop_cnt, i, rv = 0, timeout_flag;
  1612. u32 op_count, stride;
  1613. u32 opcode, read_value, addr;
  1614. unsigned long timeout, timeout_jiffies;
  1615. addr = crtEntry->addr;
  1616. op_count = crtEntry->op_count;
  1617. stride = crtEntry->addr_stride;
  1618. for (loop_cnt = 0; loop_cnt < op_count; loop_cnt++) {
  1619. for (i = 0; i < sizeof(crtEntry->opcode) * 8; i++) {
  1620. opcode = (crtEntry->opcode & (0x1 << i));
  1621. if (opcode) {
  1622. switch (opcode) {
  1623. case NX_DUMP_WCRB:
  1624. NX_WR_DUMP_REG(addr,
  1625. adapter->ahw.pci_base0,
  1626. crtEntry->value_1);
  1627. break;
  1628. case NX_DUMP_RWCRB:
  1629. NX_RD_DUMP_REG(addr,
  1630. adapter->ahw.pci_base0,
  1631. &read_value);
  1632. NX_WR_DUMP_REG(addr,
  1633. adapter->ahw.pci_base0,
  1634. read_value);
  1635. break;
  1636. case NX_DUMP_ANDCRB:
  1637. NX_RD_DUMP_REG(addr,
  1638. adapter->ahw.pci_base0,
  1639. &read_value);
  1640. read_value &= crtEntry->value_2;
  1641. NX_WR_DUMP_REG(addr,
  1642. adapter->ahw.pci_base0,
  1643. read_value);
  1644. break;
  1645. case NX_DUMP_ORCRB:
  1646. NX_RD_DUMP_REG(addr,
  1647. adapter->ahw.pci_base0,
  1648. &read_value);
  1649. read_value |= crtEntry->value_3;
  1650. NX_WR_DUMP_REG(addr,
  1651. adapter->ahw.pci_base0,
  1652. read_value);
  1653. break;
  1654. case NX_DUMP_POLLCRB:
  1655. timeout = crtEntry->poll_timeout;
  1656. NX_RD_DUMP_REG(addr,
  1657. adapter->ahw.pci_base0,
  1658. &read_value);
  1659. timeout_jiffies =
  1660. msecs_to_jiffies(timeout) + jiffies;
  1661. for (timeout_flag = 0;
  1662. !timeout_flag
  1663. && ((read_value & crtEntry->value_2)
  1664. != crtEntry->value_1);) {
  1665. if (time_after(jiffies,
  1666. timeout_jiffies))
  1667. timeout_flag = 1;
  1668. NX_RD_DUMP_REG(addr,
  1669. adapter->ahw.pci_base0,
  1670. &read_value);
  1671. }
  1672. if (timeout_flag) {
  1673. dev_err(&adapter->pdev->dev, "%s : "
  1674. "Timeout in poll_crb control operation.\n"
  1675. , __func__);
  1676. return -1;
  1677. }
  1678. break;
  1679. case NX_DUMP_RD_SAVE:
  1680. /* Decide which address to use */
  1681. if (crtEntry->state_index_a)
  1682. addr =
  1683. template_hdr->saved_state_array
  1684. [crtEntry->state_index_a];
  1685. NX_RD_DUMP_REG(addr,
  1686. adapter->ahw.pci_base0,
  1687. &read_value);
  1688. template_hdr->saved_state_array
  1689. [crtEntry->state_index_v]
  1690. = read_value;
  1691. break;
  1692. case NX_DUMP_WRT_SAVED:
  1693. /* Decide which value to use */
  1694. if (crtEntry->state_index_v)
  1695. read_value =
  1696. template_hdr->saved_state_array
  1697. [crtEntry->state_index_v];
  1698. else
  1699. read_value = crtEntry->value_1;
  1700. /* Decide which address to use */
  1701. if (crtEntry->state_index_a)
  1702. addr =
  1703. template_hdr->saved_state_array
  1704. [crtEntry->state_index_a];
  1705. NX_WR_DUMP_REG(addr,
  1706. adapter->ahw.pci_base0,
  1707. read_value);
  1708. break;
  1709. case NX_DUMP_MOD_SAVE_ST:
  1710. read_value =
  1711. template_hdr->saved_state_array
  1712. [crtEntry->state_index_v];
  1713. read_value <<= crtEntry->shl;
  1714. read_value >>= crtEntry->shr;
  1715. if (crtEntry->value_2)
  1716. read_value &=
  1717. crtEntry->value_2;
  1718. read_value |= crtEntry->value_3;
  1719. read_value += crtEntry->value_1;
  1720. /* Write value back to state area.*/
  1721. template_hdr->saved_state_array
  1722. [crtEntry->state_index_v]
  1723. = read_value;
  1724. break;
  1725. default:
  1726. rv = 1;
  1727. break;
  1728. }
  1729. }
  1730. }
  1731. addr = addr + stride;
  1732. }
  1733. return rv;
  1734. }
  1735. /* Read memory or MN */
  1736. static u32
  1737. netxen_md_rdmem(struct netxen_adapter *adapter,
  1738. struct netxen_minidump_entry_rdmem
  1739. *memEntry, u64 *data_buff)
  1740. {
  1741. u64 addr, value = 0;
  1742. int i = 0, loop_cnt;
  1743. addr = (u64)memEntry->read_addr;
  1744. loop_cnt = memEntry->read_data_size; /* This is size in bytes */
  1745. loop_cnt /= sizeof(value);
  1746. for (i = 0; i < loop_cnt; i++) {
  1747. if (netxen_nic_pci_mem_read_2M(adapter, addr, &value))
  1748. goto out;
  1749. *data_buff++ = value;
  1750. addr += sizeof(value);
  1751. }
  1752. out:
  1753. return i * sizeof(value);
  1754. }
  1755. /* Read CRB operation */
  1756. static u32 netxen_md_rd_crb(struct netxen_adapter *adapter,
  1757. struct netxen_minidump_entry_crb
  1758. *crbEntry, u32 *data_buff)
  1759. {
  1760. int loop_cnt;
  1761. u32 op_count, addr, stride, value;
  1762. addr = crbEntry->addr;
  1763. op_count = crbEntry->op_count;
  1764. stride = crbEntry->addr_stride;
  1765. for (loop_cnt = 0; loop_cnt < op_count; loop_cnt++) {
  1766. NX_RD_DUMP_REG(addr, adapter->ahw.pci_base0, &value);
  1767. *data_buff++ = addr;
  1768. *data_buff++ = value;
  1769. addr = addr + stride;
  1770. }
  1771. return loop_cnt * (2 * sizeof(u32));
  1772. }
  1773. /* Read ROM */
  1774. static u32
  1775. netxen_md_rdrom(struct netxen_adapter *adapter,
  1776. struct netxen_minidump_entry_rdrom
  1777. *romEntry, __le32 *data_buff)
  1778. {
  1779. int i, count = 0;
  1780. u32 size, lck_val;
  1781. u32 val;
  1782. u32 fl_addr, waddr, raddr;
  1783. fl_addr = romEntry->read_addr;
  1784. size = romEntry->read_data_size/4;
  1785. lock_try:
  1786. lck_val = readl((void __iomem *)(adapter->ahw.pci_base0 +
  1787. NX_FLASH_SEM2_LK));
  1788. if (!lck_val && count < MAX_CTL_CHECK) {
  1789. msleep(20);
  1790. count++;
  1791. goto lock_try;
  1792. }
  1793. writel(adapter->ahw.pci_func, (void __iomem *)(adapter->ahw.pci_base0 +
  1794. NX_FLASH_LOCK_ID));
  1795. for (i = 0; i < size; i++) {
  1796. waddr = fl_addr & 0xFFFF0000;
  1797. NX_WR_DUMP_REG(FLASH_ROM_WINDOW, adapter->ahw.pci_base0, waddr);
  1798. raddr = FLASH_ROM_DATA + (fl_addr & 0x0000FFFF);
  1799. NX_RD_DUMP_REG(raddr, adapter->ahw.pci_base0, &val);
  1800. *data_buff++ = cpu_to_le32(val);
  1801. fl_addr += sizeof(val);
  1802. }
  1803. readl((void __iomem *)(adapter->ahw.pci_base0 + NX_FLASH_SEM2_ULK));
  1804. return romEntry->read_data_size;
  1805. }
  1806. /* Handle L2 Cache */
  1807. static u32
  1808. netxen_md_L2Cache(struct netxen_adapter *adapter,
  1809. struct netxen_minidump_entry_cache
  1810. *cacheEntry, u32 *data_buff)
  1811. {
  1812. int loop_cnt, i, k, timeout_flag = 0;
  1813. u32 addr, read_addr, read_value, cntrl_addr, tag_reg_addr;
  1814. u32 tag_value, read_cnt;
  1815. u8 cntl_value_w, cntl_value_r;
  1816. unsigned long timeout, timeout_jiffies;
  1817. loop_cnt = cacheEntry->op_count;
  1818. read_addr = cacheEntry->read_addr;
  1819. cntrl_addr = cacheEntry->control_addr;
  1820. cntl_value_w = (u32) cacheEntry->write_value;
  1821. tag_reg_addr = cacheEntry->tag_reg_addr;
  1822. tag_value = cacheEntry->init_tag_value;
  1823. read_cnt = cacheEntry->read_addr_cnt;
  1824. for (i = 0; i < loop_cnt; i++) {
  1825. NX_WR_DUMP_REG(tag_reg_addr, adapter->ahw.pci_base0, tag_value);
  1826. if (cntl_value_w)
  1827. NX_WR_DUMP_REG(cntrl_addr, adapter->ahw.pci_base0,
  1828. (u32)cntl_value_w);
  1829. if (cacheEntry->poll_mask) {
  1830. timeout = cacheEntry->poll_wait;
  1831. NX_RD_DUMP_REG(cntrl_addr, adapter->ahw.pci_base0,
  1832. &cntl_value_r);
  1833. timeout_jiffies = msecs_to_jiffies(timeout) + jiffies;
  1834. for (timeout_flag = 0; !timeout_flag &&
  1835. ((cntl_value_r & cacheEntry->poll_mask) != 0);) {
  1836. if (time_after(jiffies, timeout_jiffies))
  1837. timeout_flag = 1;
  1838. NX_RD_DUMP_REG(cntrl_addr,
  1839. adapter->ahw.pci_base0,
  1840. &cntl_value_r);
  1841. }
  1842. if (timeout_flag) {
  1843. dev_err(&adapter->pdev->dev,
  1844. "Timeout in processing L2 Tag poll.\n");
  1845. return -1;
  1846. }
  1847. }
  1848. addr = read_addr;
  1849. for (k = 0; k < read_cnt; k++) {
  1850. NX_RD_DUMP_REG(addr, adapter->ahw.pci_base0,
  1851. &read_value);
  1852. *data_buff++ = read_value;
  1853. addr += cacheEntry->read_addr_stride;
  1854. }
  1855. tag_value += cacheEntry->tag_value_stride;
  1856. }
  1857. return read_cnt * loop_cnt * sizeof(read_value);
  1858. }
  1859. /* Handle L1 Cache */
  1860. static u32 netxen_md_L1Cache(struct netxen_adapter *adapter,
  1861. struct netxen_minidump_entry_cache
  1862. *cacheEntry, u32 *data_buff)
  1863. {
  1864. int i, k, loop_cnt;
  1865. u32 addr, read_addr, read_value, cntrl_addr, tag_reg_addr;
  1866. u32 tag_value, read_cnt;
  1867. u8 cntl_value_w;
  1868. loop_cnt = cacheEntry->op_count;
  1869. read_addr = cacheEntry->read_addr;
  1870. cntrl_addr = cacheEntry->control_addr;
  1871. cntl_value_w = (u32) cacheEntry->write_value;
  1872. tag_reg_addr = cacheEntry->tag_reg_addr;
  1873. tag_value = cacheEntry->init_tag_value;
  1874. read_cnt = cacheEntry->read_addr_cnt;
  1875. for (i = 0; i < loop_cnt; i++) {
  1876. NX_WR_DUMP_REG(tag_reg_addr, adapter->ahw.pci_base0, tag_value);
  1877. NX_WR_DUMP_REG(cntrl_addr, adapter->ahw.pci_base0,
  1878. (u32) cntl_value_w);
  1879. addr = read_addr;
  1880. for (k = 0; k < read_cnt; k++) {
  1881. NX_RD_DUMP_REG(addr,
  1882. adapter->ahw.pci_base0,
  1883. &read_value);
  1884. *data_buff++ = read_value;
  1885. addr += cacheEntry->read_addr_stride;
  1886. }
  1887. tag_value += cacheEntry->tag_value_stride;
  1888. }
  1889. return read_cnt * loop_cnt * sizeof(read_value);
  1890. }
  1891. /* Reading OCM memory */
  1892. static u32
  1893. netxen_md_rdocm(struct netxen_adapter *adapter,
  1894. struct netxen_minidump_entry_rdocm
  1895. *ocmEntry, u32 *data_buff)
  1896. {
  1897. int i, loop_cnt;
  1898. u32 value;
  1899. void __iomem *addr;
  1900. addr = (ocmEntry->read_addr + adapter->ahw.pci_base0);
  1901. loop_cnt = ocmEntry->op_count;
  1902. for (i = 0; i < loop_cnt; i++) {
  1903. value = readl(addr);
  1904. *data_buff++ = value;
  1905. addr += ocmEntry->read_addr_stride;
  1906. }
  1907. return i * sizeof(u32);
  1908. }
  1909. /* Read MUX data */
  1910. static u32
  1911. netxen_md_rdmux(struct netxen_adapter *adapter, struct netxen_minidump_entry_mux
  1912. *muxEntry, u32 *data_buff)
  1913. {
  1914. int loop_cnt = 0;
  1915. u32 read_addr, read_value, select_addr, sel_value;
  1916. read_addr = muxEntry->read_addr;
  1917. sel_value = muxEntry->select_value;
  1918. select_addr = muxEntry->select_addr;
  1919. for (loop_cnt = 0; loop_cnt < muxEntry->op_count; loop_cnt++) {
  1920. NX_WR_DUMP_REG(select_addr, adapter->ahw.pci_base0, sel_value);
  1921. NX_RD_DUMP_REG(read_addr, adapter->ahw.pci_base0, &read_value);
  1922. *data_buff++ = sel_value;
  1923. *data_buff++ = read_value;
  1924. sel_value += muxEntry->select_value_stride;
  1925. }
  1926. return loop_cnt * (2 * sizeof(u32));
  1927. }
  1928. /* Handling Queue State Reads */
  1929. static u32
  1930. netxen_md_rdqueue(struct netxen_adapter *adapter,
  1931. struct netxen_minidump_entry_queue
  1932. *queueEntry, u32 *data_buff)
  1933. {
  1934. int loop_cnt, k;
  1935. u32 queue_id, read_addr, read_value, read_stride, select_addr, read_cnt;
  1936. read_cnt = queueEntry->read_addr_cnt;
  1937. read_stride = queueEntry->read_addr_stride;
  1938. select_addr = queueEntry->select_addr;
  1939. for (loop_cnt = 0, queue_id = 0; loop_cnt < queueEntry->op_count;
  1940. loop_cnt++) {
  1941. NX_WR_DUMP_REG(select_addr, adapter->ahw.pci_base0, queue_id);
  1942. read_addr = queueEntry->read_addr;
  1943. for (k = 0; k < read_cnt; k++) {
  1944. NX_RD_DUMP_REG(read_addr, adapter->ahw.pci_base0,
  1945. &read_value);
  1946. *data_buff++ = read_value;
  1947. read_addr += read_stride;
  1948. }
  1949. queue_id += queueEntry->queue_id_stride;
  1950. }
  1951. return loop_cnt * (read_cnt * sizeof(read_value));
  1952. }
  1953. /*
  1954. * We catch an error where driver does not read
  1955. * as much data as we expect from the entry.
  1956. */
  1957. static int netxen_md_entry_err_chk(struct netxen_adapter *adapter,
  1958. struct netxen_minidump_entry *entry, int esize)
  1959. {
  1960. if (esize < 0) {
  1961. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  1962. return esize;
  1963. }
  1964. if (esize != entry->hdr.entry_capture_size) {
  1965. entry->hdr.entry_capture_size = esize;
  1966. entry->hdr.driver_flags |= NX_DUMP_SIZE_ERR;
  1967. dev_info(&adapter->pdev->dev,
  1968. "Invalidate dump, Type:%d\tMask:%d\tSize:%dCap_size:%d\n",
  1969. entry->hdr.entry_type, entry->hdr.entry_capture_mask,
  1970. esize, entry->hdr.entry_capture_size);
  1971. dev_info(&adapter->pdev->dev, "Aborting further dump capture\n");
  1972. }
  1973. return 0;
  1974. }
  1975. static int netxen_parse_md_template(struct netxen_adapter *adapter)
  1976. {
  1977. int num_of_entries, buff_level, e_cnt, esize;
  1978. int rv = 0, sane_start = 0, sane_end = 0;
  1979. char *dbuff;
  1980. void *template_buff = adapter->mdump.md_template;
  1981. char *dump_buff = adapter->mdump.md_capture_buff;
  1982. int capture_mask = adapter->mdump.md_capture_mask;
  1983. struct netxen_minidump_template_hdr *template_hdr;
  1984. struct netxen_minidump_entry *entry;
  1985. if ((capture_mask & 0x3) != 0x3) {
  1986. dev_err(&adapter->pdev->dev, "Capture mask %02x below minimum needed "
  1987. "for valid firmware dump\n", capture_mask);
  1988. return -EINVAL;
  1989. }
  1990. template_hdr = (struct netxen_minidump_template_hdr *) template_buff;
  1991. num_of_entries = template_hdr->num_of_entries;
  1992. entry = (struct netxen_minidump_entry *) ((char *) template_buff +
  1993. template_hdr->first_entry_offset);
  1994. memcpy(dump_buff, template_buff, adapter->mdump.md_template_size);
  1995. dump_buff = dump_buff + adapter->mdump.md_template_size;
  1996. if (template_hdr->entry_type == TLHDR)
  1997. sane_start = 1;
  1998. for (e_cnt = 0, buff_level = 0; e_cnt < num_of_entries; e_cnt++) {
  1999. if (!(entry->hdr.entry_capture_mask & capture_mask)) {
  2000. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2001. entry = (struct netxen_minidump_entry *)
  2002. ((char *) entry + entry->hdr.entry_size);
  2003. continue;
  2004. }
  2005. switch (entry->hdr.entry_type) {
  2006. case RDNOP:
  2007. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2008. break;
  2009. case RDEND:
  2010. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2011. sane_end += 1;
  2012. break;
  2013. case CNTRL:
  2014. rv = netxen_md_cntrl(adapter,
  2015. template_hdr, (void *)entry);
  2016. if (rv)
  2017. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2018. break;
  2019. case RDCRB:
  2020. dbuff = dump_buff + buff_level;
  2021. esize = netxen_md_rd_crb(adapter,
  2022. (void *) entry, (void *) dbuff);
  2023. rv = netxen_md_entry_err_chk
  2024. (adapter, entry, esize);
  2025. if (rv < 0)
  2026. break;
  2027. buff_level += esize;
  2028. break;
  2029. case RDMN:
  2030. case RDMEM:
  2031. dbuff = dump_buff + buff_level;
  2032. esize = netxen_md_rdmem(adapter,
  2033. (void *) entry, (void *) dbuff);
  2034. rv = netxen_md_entry_err_chk
  2035. (adapter, entry, esize);
  2036. if (rv < 0)
  2037. break;
  2038. buff_level += esize;
  2039. break;
  2040. case BOARD:
  2041. case RDROM:
  2042. dbuff = dump_buff + buff_level;
  2043. esize = netxen_md_rdrom(adapter,
  2044. (void *) entry, (void *) dbuff);
  2045. rv = netxen_md_entry_err_chk
  2046. (adapter, entry, esize);
  2047. if (rv < 0)
  2048. break;
  2049. buff_level += esize;
  2050. break;
  2051. case L2ITG:
  2052. case L2DTG:
  2053. case L2DAT:
  2054. case L2INS:
  2055. dbuff = dump_buff + buff_level;
  2056. esize = netxen_md_L2Cache(adapter,
  2057. (void *) entry, (void *) dbuff);
  2058. rv = netxen_md_entry_err_chk
  2059. (adapter, entry, esize);
  2060. if (rv < 0)
  2061. break;
  2062. buff_level += esize;
  2063. break;
  2064. case L1DAT:
  2065. case L1INS:
  2066. dbuff = dump_buff + buff_level;
  2067. esize = netxen_md_L1Cache(adapter,
  2068. (void *) entry, (void *) dbuff);
  2069. rv = netxen_md_entry_err_chk
  2070. (adapter, entry, esize);
  2071. if (rv < 0)
  2072. break;
  2073. buff_level += esize;
  2074. break;
  2075. case RDOCM:
  2076. dbuff = dump_buff + buff_level;
  2077. esize = netxen_md_rdocm(adapter,
  2078. (void *) entry, (void *) dbuff);
  2079. rv = netxen_md_entry_err_chk
  2080. (adapter, entry, esize);
  2081. if (rv < 0)
  2082. break;
  2083. buff_level += esize;
  2084. break;
  2085. case RDMUX:
  2086. dbuff = dump_buff + buff_level;
  2087. esize = netxen_md_rdmux(adapter,
  2088. (void *) entry, (void *) dbuff);
  2089. rv = netxen_md_entry_err_chk
  2090. (adapter, entry, esize);
  2091. if (rv < 0)
  2092. break;
  2093. buff_level += esize;
  2094. break;
  2095. case QUEUE:
  2096. dbuff = dump_buff + buff_level;
  2097. esize = netxen_md_rdqueue(adapter,
  2098. (void *) entry, (void *) dbuff);
  2099. rv = netxen_md_entry_err_chk
  2100. (adapter, entry, esize);
  2101. if (rv < 0)
  2102. break;
  2103. buff_level += esize;
  2104. break;
  2105. default:
  2106. entry->hdr.driver_flags |= NX_DUMP_SKIP;
  2107. break;
  2108. }
  2109. /* Next entry in the template */
  2110. entry = (struct netxen_minidump_entry *)
  2111. ((char *) entry + entry->hdr.entry_size);
  2112. }
  2113. if (!sane_start || sane_end > 1) {
  2114. dev_err(&adapter->pdev->dev,
  2115. "Firmware minidump template configuration error.\n");
  2116. }
  2117. return 0;
  2118. }
  2119. static int
  2120. netxen_collect_minidump(struct netxen_adapter *adapter)
  2121. {
  2122. int ret = 0;
  2123. struct netxen_minidump_template_hdr *hdr;
  2124. hdr = (struct netxen_minidump_template_hdr *)
  2125. adapter->mdump.md_template;
  2126. hdr->driver_capture_mask = adapter->mdump.md_capture_mask;
  2127. hdr->driver_timestamp = ktime_get_seconds();
  2128. hdr->driver_info_word2 = adapter->fw_version;
  2129. hdr->driver_info_word3 = NXRD32(adapter, CRB_DRIVER_VERSION);
  2130. ret = netxen_parse_md_template(adapter);
  2131. if (ret)
  2132. return ret;
  2133. return ret;
  2134. }
  2135. void
  2136. netxen_dump_fw(struct netxen_adapter *adapter)
  2137. {
  2138. struct netxen_minidump_template_hdr *hdr;
  2139. int i, k, data_size = 0;
  2140. u32 capture_mask;
  2141. hdr = (struct netxen_minidump_template_hdr *)
  2142. adapter->mdump.md_template;
  2143. capture_mask = adapter->mdump.md_capture_mask;
  2144. for (i = 0x2, k = 1; (i & NX_DUMP_MASK_MAX); i <<= 1, k++) {
  2145. if (i & capture_mask)
  2146. data_size += hdr->capture_size_array[k];
  2147. }
  2148. if (!data_size) {
  2149. dev_err(&adapter->pdev->dev,
  2150. "Invalid cap sizes for capture_mask=0x%x\n",
  2151. adapter->mdump.md_capture_mask);
  2152. return;
  2153. }
  2154. adapter->mdump.md_capture_size = data_size;
  2155. adapter->mdump.md_dump_size = adapter->mdump.md_template_size +
  2156. adapter->mdump.md_capture_size;
  2157. if (!adapter->mdump.md_capture_buff) {
  2158. adapter->mdump.md_capture_buff =
  2159. vzalloc(adapter->mdump.md_dump_size);
  2160. if (!adapter->mdump.md_capture_buff)
  2161. return;
  2162. if (netxen_collect_minidump(adapter)) {
  2163. adapter->mdump.has_valid_dump = 0;
  2164. adapter->mdump.md_dump_size = 0;
  2165. vfree(adapter->mdump.md_capture_buff);
  2166. adapter->mdump.md_capture_buff = NULL;
  2167. dev_err(&adapter->pdev->dev,
  2168. "Error in collecting firmware minidump.\n");
  2169. } else {
  2170. adapter->mdump.md_timestamp = jiffies;
  2171. adapter->mdump.has_valid_dump = 1;
  2172. adapter->fw_mdump_rdy = 1;
  2173. dev_info(&adapter->pdev->dev, "%s Successfully "
  2174. "collected fw dump.\n", adapter->netdev->name);
  2175. }
  2176. } else {
  2177. dev_info(&adapter->pdev->dev,
  2178. "Cannot overwrite previously collected "
  2179. "firmware minidump.\n");
  2180. adapter->fw_mdump_rdy = 1;
  2181. return;
  2182. }
  2183. }