pinctrl-s900.c 57 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * OWL S900 Pinctrl driver
  4. *
  5. * Copyright (c) 2014 Actions Semi Inc.
  6. * Author: David Liu <liuwei@actions-semi.com>
  7. *
  8. * Copyright (c) 2018 Linaro Ltd.
  9. * Author: Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>
  10. */
  11. #include <linux/module.h>
  12. #include <linux/of.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/pinctrl/pinctrl.h>
  15. #include "pinctrl-owl.h"
  16. /* Pinctrl registers offset */
  17. #define MFCTL0 (0x0040)
  18. #define MFCTL1 (0x0044)
  19. #define MFCTL2 (0x0048)
  20. #define MFCTL3 (0x004C)
  21. #define PAD_PULLCTL0 (0x0060)
  22. #define PAD_PULLCTL1 (0x0064)
  23. #define PAD_PULLCTL2 (0x0068)
  24. #define PAD_ST0 (0x006C)
  25. #define PAD_ST1 (0x0070)
  26. #define PAD_CTL (0x0074)
  27. #define PAD_DRV0 (0x0080)
  28. #define PAD_DRV1 (0x0084)
  29. #define PAD_DRV2 (0x0088)
  30. #define PAD_SR0 (0x0270)
  31. #define PAD_SR1 (0x0274)
  32. #define PAD_SR2 (0x0278)
  33. #define OWL_GPIO_PORT_A 0
  34. #define OWL_GPIO_PORT_B 1
  35. #define OWL_GPIO_PORT_C 2
  36. #define OWL_GPIO_PORT_D 3
  37. #define OWL_GPIO_PORT_E 4
  38. #define OWL_GPIO_PORT_F 5
  39. #define _GPIOA(offset) (offset)
  40. #define _GPIOB(offset) (32 + (offset))
  41. #define _GPIOC(offset) (64 + (offset))
  42. #define _GPIOD(offset) (76 + (offset))
  43. #define _GPIOE(offset) (106 + (offset))
  44. #define _GPIOF(offset) (138 + (offset))
  45. #define NUM_GPIOS (_GPIOF(7) + 1)
  46. #define _PIN(offset) (NUM_GPIOS + (offset))
  47. #define ETH_TXD0 _GPIOA(0)
  48. #define ETH_TXD1 _GPIOA(1)
  49. #define ETH_TXEN _GPIOA(2)
  50. #define ETH_RXER _GPIOA(3)
  51. #define ETH_CRS_DV _GPIOA(4)
  52. #define ETH_RXD1 _GPIOA(5)
  53. #define ETH_RXD0 _GPIOA(6)
  54. #define ETH_REF_CLK _GPIOA(7)
  55. #define ETH_MDC _GPIOA(8)
  56. #define ETH_MDIO _GPIOA(9)
  57. #define SIRQ0 _GPIOA(10)
  58. #define SIRQ1 _GPIOA(11)
  59. #define SIRQ2 _GPIOA(12)
  60. #define I2S_D0 _GPIOA(13)
  61. #define I2S_BCLK0 _GPIOA(14)
  62. #define I2S_LRCLK0 _GPIOA(15)
  63. #define I2S_MCLK0 _GPIOA(16)
  64. #define I2S_D1 _GPIOA(17)
  65. #define I2S_BCLK1 _GPIOA(18)
  66. #define I2S_LRCLK1 _GPIOA(19)
  67. #define I2S_MCLK1 _GPIOA(20)
  68. #define ERAM_A5 _GPIOA(21)
  69. #define ERAM_A6 _GPIOA(22)
  70. #define ERAM_A7 _GPIOA(23)
  71. #define ERAM_A8 _GPIOA(24)
  72. #define ERAM_A9 _GPIOA(25)
  73. #define ERAM_A10 _GPIOA(26)
  74. #define ERAM_A11 _GPIOA(27)
  75. #define SD0_D0 _GPIOA(28)
  76. #define SD0_D1 _GPIOA(29)
  77. #define SD0_D2 _GPIOA(30)
  78. #define SD0_D3 _GPIOA(31)
  79. #define SD1_D0 _GPIOB(0)
  80. #define SD1_D1 _GPIOB(1)
  81. #define SD1_D2 _GPIOB(2)
  82. #define SD1_D3 _GPIOB(3)
  83. #define SD0_CMD _GPIOB(4)
  84. #define SD0_CLK _GPIOB(5)
  85. #define SD1_CMD _GPIOB(6)
  86. #define SD1_CLK _GPIOB(7)
  87. #define SPI0_SCLK _GPIOB(8)
  88. #define SPI0_SS _GPIOB(9)
  89. #define SPI0_MISO _GPIOB(10)
  90. #define SPI0_MOSI _GPIOB(11)
  91. #define UART0_RX _GPIOB(12)
  92. #define UART0_TX _GPIOB(13)
  93. #define UART2_RX _GPIOB(14)
  94. #define UART2_TX _GPIOB(15)
  95. #define UART2_RTSB _GPIOB(16)
  96. #define UART2_CTSB _GPIOB(17)
  97. #define UART4_RX _GPIOB(18)
  98. #define UART4_TX _GPIOB(19)
  99. #define I2C0_SCLK _GPIOB(20)
  100. #define I2C0_SDATA _GPIOB(21)
  101. #define I2C1_SCLK _GPIOB(22)
  102. #define I2C1_SDATA _GPIOB(23)
  103. #define I2C2_SCLK _GPIOB(24)
  104. #define I2C2_SDATA _GPIOB(25)
  105. #define CSI0_DN0 _GPIOB(26)
  106. #define CSI0_DP0 _GPIOB(27)
  107. #define CSI0_DN1 _GPIOB(28)
  108. #define CSI0_DP1 _GPIOB(29)
  109. #define CSI0_CN _GPIOB(30)
  110. #define CSI0_CP _GPIOB(31)
  111. #define CSI0_DN2 _GPIOC(0)
  112. #define CSI0_DP2 _GPIOC(1)
  113. #define CSI0_DN3 _GPIOC(2)
  114. #define CSI0_DP3 _GPIOC(3)
  115. #define SENSOR0_PCLK _GPIOC(4)
  116. #define CSI1_DN0 _GPIOC(5)
  117. #define CSI1_DP0 _GPIOC(6)
  118. #define CSI1_DN1 _GPIOC(7)
  119. #define CSI1_DP1 _GPIOC(8)
  120. #define CSI1_CN _GPIOC(9)
  121. #define CSI1_CP _GPIOC(10)
  122. #define SENSOR0_CKOUT _GPIOC(11)
  123. #define LVDS_OEP _GPIOD(0)
  124. #define LVDS_OEN _GPIOD(1)
  125. #define LVDS_ODP _GPIOD(2)
  126. #define LVDS_ODN _GPIOD(3)
  127. #define LVDS_OCP _GPIOD(4)
  128. #define LVDS_OCN _GPIOD(5)
  129. #define LVDS_OBP _GPIOD(6)
  130. #define LVDS_OBN _GPIOD(7)
  131. #define LVDS_OAP _GPIOD(8)
  132. #define LVDS_OAN _GPIOD(9)
  133. #define LVDS_EEP _GPIOD(10)
  134. #define LVDS_EEN _GPIOD(11)
  135. #define LVDS_EDP _GPIOD(12)
  136. #define LVDS_EDN _GPIOD(13)
  137. #define LVDS_ECP _GPIOD(14)
  138. #define LVDS_ECN _GPIOD(15)
  139. #define LVDS_EBP _GPIOD(16)
  140. #define LVDS_EBN _GPIOD(17)
  141. #define LVDS_EAP _GPIOD(18)
  142. #define LVDS_EAN _GPIOD(19)
  143. #define DSI_DP3 _GPIOD(20)
  144. #define DSI_DN3 _GPIOD(21)
  145. #define DSI_DP1 _GPIOD(22)
  146. #define DSI_DN1 _GPIOD(23)
  147. #define DSI_CP _GPIOD(24)
  148. #define DSI_CN _GPIOD(25)
  149. #define DSI_DP0 _GPIOD(26)
  150. #define DSI_DN0 _GPIOD(27)
  151. #define DSI_DP2 _GPIOD(28)
  152. #define DSI_DN2 _GPIOD(29)
  153. #define NAND0_D0 _GPIOE(0)
  154. #define NAND0_D1 _GPIOE(1)
  155. #define NAND0_D2 _GPIOE(2)
  156. #define NAND0_D3 _GPIOE(3)
  157. #define NAND0_D4 _GPIOE(4)
  158. #define NAND0_D5 _GPIOE(5)
  159. #define NAND0_D6 _GPIOE(6)
  160. #define NAND0_D7 _GPIOE(7)
  161. #define NAND0_DQS _GPIOE(8)
  162. #define NAND0_DQSN _GPIOE(9)
  163. #define NAND0_ALE _GPIOE(10)
  164. #define NAND0_CLE _GPIOE(11)
  165. #define NAND0_CEB0 _GPIOE(12)
  166. #define NAND0_CEB1 _GPIOE(13)
  167. #define NAND0_CEB2 _GPIOE(14)
  168. #define NAND0_CEB3 _GPIOE(15)
  169. #define NAND1_D0 _GPIOE(16)
  170. #define NAND1_D1 _GPIOE(17)
  171. #define NAND1_D2 _GPIOE(18)
  172. #define NAND1_D3 _GPIOE(19)
  173. #define NAND1_D4 _GPIOE(20)
  174. #define NAND1_D5 _GPIOE(21)
  175. #define NAND1_D6 _GPIOE(22)
  176. #define NAND1_D7 _GPIOE(23)
  177. #define NAND1_DQS _GPIOE(24)
  178. #define NAND1_DQSN _GPIOE(25)
  179. #define NAND1_ALE _GPIOE(26)
  180. #define NAND1_CLE _GPIOE(27)
  181. #define NAND1_CEB0 _GPIOE(28)
  182. #define NAND1_CEB1 _GPIOE(29)
  183. #define NAND1_CEB2 _GPIOE(30)
  184. #define NAND1_CEB3 _GPIOE(31)
  185. #define PCM1_IN _GPIOF(0)
  186. #define PCM1_CLK _GPIOF(1)
  187. #define PCM1_SYNC _GPIOF(2)
  188. #define PCM1_OUT _GPIOF(3)
  189. #define UART3_RX _GPIOF(4)
  190. #define UART3_TX _GPIOF(5)
  191. #define UART3_RTSB _GPIOF(6)
  192. #define UART3_CTSB _GPIOF(7)
  193. /* System */
  194. #define SGPIO0 _PIN(0)
  195. #define SGPIO1 _PIN(1)
  196. #define SGPIO2 _PIN(2)
  197. #define SGPIO3 _PIN(3)
  198. #define NUM_PADS (_PIN(3) + 1)
  199. /* Pad names as specified in datasheet */
  200. static const struct pinctrl_pin_desc s900_pads[] = {
  201. PINCTRL_PIN(ETH_TXD0, "eth_txd0"),
  202. PINCTRL_PIN(ETH_TXD1, "eth_txd1"),
  203. PINCTRL_PIN(ETH_TXEN, "eth_txen"),
  204. PINCTRL_PIN(ETH_RXER, "eth_rxer"),
  205. PINCTRL_PIN(ETH_CRS_DV, "eth_crs_dv"),
  206. PINCTRL_PIN(ETH_RXD1, "eth_rxd1"),
  207. PINCTRL_PIN(ETH_RXD0, "eth_rxd0"),
  208. PINCTRL_PIN(ETH_REF_CLK, "eth_ref_clk"),
  209. PINCTRL_PIN(ETH_MDC, "eth_mdc"),
  210. PINCTRL_PIN(ETH_MDIO, "eth_mdio"),
  211. PINCTRL_PIN(SIRQ0, "sirq0"),
  212. PINCTRL_PIN(SIRQ1, "sirq1"),
  213. PINCTRL_PIN(SIRQ2, "sirq2"),
  214. PINCTRL_PIN(I2S_D0, "i2s_d0"),
  215. PINCTRL_PIN(I2S_BCLK0, "i2s_bclk0"),
  216. PINCTRL_PIN(I2S_LRCLK0, "i2s_lrclk0"),
  217. PINCTRL_PIN(I2S_MCLK0, "i2s_mclk0"),
  218. PINCTRL_PIN(I2S_D1, "i2s_d1"),
  219. PINCTRL_PIN(I2S_BCLK1, "i2s_bclk1"),
  220. PINCTRL_PIN(I2S_LRCLK1, "i2s_lrclk1"),
  221. PINCTRL_PIN(I2S_MCLK1, "i2s_mclk1"),
  222. PINCTRL_PIN(PCM1_IN, "pcm1_in"),
  223. PINCTRL_PIN(PCM1_CLK, "pcm1_clk"),
  224. PINCTRL_PIN(PCM1_SYNC, "pcm1_sync"),
  225. PINCTRL_PIN(PCM1_OUT, "pcm1_out"),
  226. PINCTRL_PIN(ERAM_A5, "eram_a5"),
  227. PINCTRL_PIN(ERAM_A6, "eram_a6"),
  228. PINCTRL_PIN(ERAM_A7, "eram_a7"),
  229. PINCTRL_PIN(ERAM_A8, "eram_a8"),
  230. PINCTRL_PIN(ERAM_A9, "eram_a9"),
  231. PINCTRL_PIN(ERAM_A10, "eram_a10"),
  232. PINCTRL_PIN(ERAM_A11, "eram_a11"),
  233. PINCTRL_PIN(LVDS_OEP, "lvds_oep"),
  234. PINCTRL_PIN(LVDS_OEN, "lvds_oen"),
  235. PINCTRL_PIN(LVDS_ODP, "lvds_odp"),
  236. PINCTRL_PIN(LVDS_ODN, "lvds_odn"),
  237. PINCTRL_PIN(LVDS_OCP, "lvds_ocp"),
  238. PINCTRL_PIN(LVDS_OCN, "lvds_ocn"),
  239. PINCTRL_PIN(LVDS_OBP, "lvds_obp"),
  240. PINCTRL_PIN(LVDS_OBN, "lvds_obn"),
  241. PINCTRL_PIN(LVDS_OAP, "lvds_oap"),
  242. PINCTRL_PIN(LVDS_OAN, "lvds_oan"),
  243. PINCTRL_PIN(LVDS_EEP, "lvds_eep"),
  244. PINCTRL_PIN(LVDS_EEN, "lvds_een"),
  245. PINCTRL_PIN(LVDS_EDP, "lvds_edp"),
  246. PINCTRL_PIN(LVDS_EDN, "lvds_edn"),
  247. PINCTRL_PIN(LVDS_ECP, "lvds_ecp"),
  248. PINCTRL_PIN(LVDS_ECN, "lvds_ecn"),
  249. PINCTRL_PIN(LVDS_EBP, "lvds_ebp"),
  250. PINCTRL_PIN(LVDS_EBN, "lvds_ebn"),
  251. PINCTRL_PIN(LVDS_EAP, "lvds_eap"),
  252. PINCTRL_PIN(LVDS_EAN, "lvds_ean"),
  253. PINCTRL_PIN(SD0_D0, "sd0_d0"),
  254. PINCTRL_PIN(SD0_D1, "sd0_d1"),
  255. PINCTRL_PIN(SD0_D2, "sd0_d2"),
  256. PINCTRL_PIN(SD0_D3, "sd0_d3"),
  257. PINCTRL_PIN(SD1_D0, "sd1_d0"),
  258. PINCTRL_PIN(SD1_D1, "sd1_d1"),
  259. PINCTRL_PIN(SD1_D2, "sd1_d2"),
  260. PINCTRL_PIN(SD1_D3, "sd1_d3"),
  261. PINCTRL_PIN(SD0_CMD, "sd0_cmd"),
  262. PINCTRL_PIN(SD0_CLK, "sd0_clk"),
  263. PINCTRL_PIN(SD1_CMD, "sd1_cmd"),
  264. PINCTRL_PIN(SD1_CLK, "sd1_clk"),
  265. PINCTRL_PIN(SPI0_SCLK, "spi0_sclk"),
  266. PINCTRL_PIN(SPI0_SS, "spi0_ss"),
  267. PINCTRL_PIN(SPI0_MISO, "spi0_miso"),
  268. PINCTRL_PIN(SPI0_MOSI, "spi0_mosi"),
  269. PINCTRL_PIN(UART0_RX, "uart0_rx"),
  270. PINCTRL_PIN(UART0_TX, "uart0_tx"),
  271. PINCTRL_PIN(UART2_RX, "uart2_rx"),
  272. PINCTRL_PIN(UART2_TX, "uart2_tx"),
  273. PINCTRL_PIN(UART2_RTSB, "uart2_rtsb"),
  274. PINCTRL_PIN(UART2_CTSB, "uart2_ctsb"),
  275. PINCTRL_PIN(UART3_RX, "uart3_rx"),
  276. PINCTRL_PIN(UART3_TX, "uart3_tx"),
  277. PINCTRL_PIN(UART3_RTSB, "uart3_rtsb"),
  278. PINCTRL_PIN(UART3_CTSB, "uart3_ctsb"),
  279. PINCTRL_PIN(UART4_RX, "uart4_rx"),
  280. PINCTRL_PIN(UART4_TX, "uart4_tx"),
  281. PINCTRL_PIN(I2C0_SCLK, "i2c0_sclk"),
  282. PINCTRL_PIN(I2C0_SDATA, "i2c0_sdata"),
  283. PINCTRL_PIN(I2C1_SCLK, "i2c1_sclk"),
  284. PINCTRL_PIN(I2C1_SDATA, "i2c1_sdata"),
  285. PINCTRL_PIN(I2C2_SCLK, "i2c2_sclk"),
  286. PINCTRL_PIN(I2C2_SDATA, "i2c2_sdata"),
  287. PINCTRL_PIN(CSI0_DN0, "csi0_dn0"),
  288. PINCTRL_PIN(CSI0_DP0, "csi0_dp0"),
  289. PINCTRL_PIN(CSI0_DN1, "csi0_dn1"),
  290. PINCTRL_PIN(CSI0_DP1, "csi0_dp1"),
  291. PINCTRL_PIN(CSI0_CN, "csi0_cn"),
  292. PINCTRL_PIN(CSI0_CP, "csi0_cp"),
  293. PINCTRL_PIN(CSI0_DN2, "csi0_dn2"),
  294. PINCTRL_PIN(CSI0_DP2, "csi0_dp2"),
  295. PINCTRL_PIN(CSI0_DN3, "csi0_dn3"),
  296. PINCTRL_PIN(CSI0_DP3, "csi0_dp3"),
  297. PINCTRL_PIN(DSI_DP3, "dsi_dp3"),
  298. PINCTRL_PIN(DSI_DN3, "dsi_dn3"),
  299. PINCTRL_PIN(DSI_DP1, "dsi_dp1"),
  300. PINCTRL_PIN(DSI_DN1, "dsi_dn1"),
  301. PINCTRL_PIN(DSI_CP, "dsi_cp"),
  302. PINCTRL_PIN(DSI_CN, "dsi_cn"),
  303. PINCTRL_PIN(DSI_DP0, "dsi_dp0"),
  304. PINCTRL_PIN(DSI_DN0, "dsi_dn0"),
  305. PINCTRL_PIN(DSI_DP2, "dsi_dp2"),
  306. PINCTRL_PIN(DSI_DN2, "dsi_dn2"),
  307. PINCTRL_PIN(SENSOR0_PCLK, "sensor0_pclk"),
  308. PINCTRL_PIN(CSI1_DN0, "csi1_dn0"),
  309. PINCTRL_PIN(CSI1_DP0, "csi1_dp0"),
  310. PINCTRL_PIN(CSI1_DN1, "csi1_dn1"),
  311. PINCTRL_PIN(CSI1_DP1, "csi1_dp1"),
  312. PINCTRL_PIN(CSI1_CN, "csi1_cn"),
  313. PINCTRL_PIN(CSI1_CP, "csi1_cp"),
  314. PINCTRL_PIN(SENSOR0_CKOUT, "sensor0_ckout"),
  315. PINCTRL_PIN(NAND0_D0, "nand0_d0"),
  316. PINCTRL_PIN(NAND0_D1, "nand0_d1"),
  317. PINCTRL_PIN(NAND0_D2, "nand0_d2"),
  318. PINCTRL_PIN(NAND0_D3, "nand0_d3"),
  319. PINCTRL_PIN(NAND0_D4, "nand0_d4"),
  320. PINCTRL_PIN(NAND0_D5, "nand0_d5"),
  321. PINCTRL_PIN(NAND0_D6, "nand0_d6"),
  322. PINCTRL_PIN(NAND0_D7, "nand0_d7"),
  323. PINCTRL_PIN(NAND0_DQS, "nand0_dqs"),
  324. PINCTRL_PIN(NAND0_DQSN, "nand0_dqsn"),
  325. PINCTRL_PIN(NAND0_ALE, "nand0_ale"),
  326. PINCTRL_PIN(NAND0_CLE, "nand0_cle"),
  327. PINCTRL_PIN(NAND0_CEB0, "nand0_ceb0"),
  328. PINCTRL_PIN(NAND0_CEB1, "nand0_ceb1"),
  329. PINCTRL_PIN(NAND0_CEB2, "nand0_ceb2"),
  330. PINCTRL_PIN(NAND0_CEB3, "nand0_ceb3"),
  331. PINCTRL_PIN(NAND1_D0, "nand1_d0"),
  332. PINCTRL_PIN(NAND1_D1, "nand1_d1"),
  333. PINCTRL_PIN(NAND1_D2, "nand1_d2"),
  334. PINCTRL_PIN(NAND1_D3, "nand1_d3"),
  335. PINCTRL_PIN(NAND1_D4, "nand1_d4"),
  336. PINCTRL_PIN(NAND1_D5, "nand1_d5"),
  337. PINCTRL_PIN(NAND1_D6, "nand1_d6"),
  338. PINCTRL_PIN(NAND1_D7, "nand1_d7"),
  339. PINCTRL_PIN(NAND1_DQS, "nand1_dqs"),
  340. PINCTRL_PIN(NAND1_DQSN, "nand1_dqsn"),
  341. PINCTRL_PIN(NAND1_ALE, "nand1_ale"),
  342. PINCTRL_PIN(NAND1_CLE, "nand1_cle"),
  343. PINCTRL_PIN(NAND1_CEB0, "nand1_ceb0"),
  344. PINCTRL_PIN(NAND1_CEB1, "nand1_ceb1"),
  345. PINCTRL_PIN(NAND1_CEB2, "nand1_ceb2"),
  346. PINCTRL_PIN(NAND1_CEB3, "nand1_ceb3"),
  347. PINCTRL_PIN(SGPIO0, "sgpio0"),
  348. PINCTRL_PIN(SGPIO1, "sgpio1"),
  349. PINCTRL_PIN(SGPIO2, "sgpio2"),
  350. PINCTRL_PIN(SGPIO3, "sgpio3")
  351. };
  352. enum s900_pinmux_functions {
  353. S900_MUX_ERAM,
  354. S900_MUX_ETH_RMII,
  355. S900_MUX_ETH_SMII,
  356. S900_MUX_SPI0,
  357. S900_MUX_SPI1,
  358. S900_MUX_SPI2,
  359. S900_MUX_SPI3,
  360. S900_MUX_SENS0,
  361. S900_MUX_UART0,
  362. S900_MUX_UART1,
  363. S900_MUX_UART2,
  364. S900_MUX_UART3,
  365. S900_MUX_UART4,
  366. S900_MUX_UART5,
  367. S900_MUX_UART6,
  368. S900_MUX_I2S0,
  369. S900_MUX_I2S1,
  370. S900_MUX_PCM0,
  371. S900_MUX_PCM1,
  372. S900_MUX_JTAG,
  373. S900_MUX_PWM0,
  374. S900_MUX_PWM1,
  375. S900_MUX_PWM2,
  376. S900_MUX_PWM3,
  377. S900_MUX_PWM4,
  378. S900_MUX_PWM5,
  379. S900_MUX_SD0,
  380. S900_MUX_SD1,
  381. S900_MUX_SD2,
  382. S900_MUX_SD3,
  383. S900_MUX_I2C0,
  384. S900_MUX_I2C1,
  385. S900_MUX_I2C2,
  386. S900_MUX_I2C3,
  387. S900_MUX_I2C4,
  388. S900_MUX_I2C5,
  389. S900_MUX_LVDS,
  390. S900_MUX_USB20,
  391. S900_MUX_USB30,
  392. S900_MUX_GPU,
  393. S900_MUX_MIPI_CSI0,
  394. S900_MUX_MIPI_CSI1,
  395. S900_MUX_MIPI_DSI,
  396. S900_MUX_NAND0,
  397. S900_MUX_NAND1,
  398. S900_MUX_SPDIF,
  399. S900_MUX_SIRQ0,
  400. S900_MUX_SIRQ1,
  401. S900_MUX_SIRQ2,
  402. S900_MUX_AUX_START,
  403. S900_MUX_MAX,
  404. S900_MUX_RESERVED
  405. };
  406. /* mfp0_22 */
  407. static unsigned int lvds_oxx_uart4_mfp_pads[] = { LVDS_OAP, LVDS_OAN };
  408. static unsigned int lvds_oxx_uart4_mfp_funcs[] = { S900_MUX_ERAM,
  409. S900_MUX_UART4 };
  410. /* mfp0_21_20 */
  411. static unsigned int rmii_mdc_mfp_pads[] = { ETH_MDC };
  412. static unsigned int rmii_mdc_mfp_funcs[] = { S900_MUX_ETH_RMII,
  413. S900_MUX_PWM2,
  414. S900_MUX_UART2,
  415. S900_MUX_RESERVED };
  416. static unsigned int rmii_mdio_mfp_pads[] = { ETH_MDIO };
  417. static unsigned int rmii_mdio_mfp_funcs[] = { S900_MUX_ETH_RMII,
  418. S900_MUX_PWM3,
  419. S900_MUX_UART2,
  420. S900_MUX_RESERVED };
  421. /* mfp0_19 */
  422. static unsigned int sirq0_mfp_pads[] = { SIRQ0 };
  423. static unsigned int sirq0_mfp_funcs[] = { S900_MUX_SIRQ0,
  424. S900_MUX_PWM0 };
  425. static unsigned int sirq1_mfp_pads[] = { SIRQ1 };
  426. static unsigned int sirq1_mfp_funcs[] = { S900_MUX_SIRQ1,
  427. S900_MUX_PWM1 };
  428. /* mfp0_18_16 */
  429. static unsigned int rmii_txd0_mfp_pads[] = { ETH_TXD0 };
  430. static unsigned int rmii_txd0_mfp_funcs[] = { S900_MUX_ETH_RMII,
  431. S900_MUX_ETH_SMII,
  432. S900_MUX_SPI2,
  433. S900_MUX_UART6,
  434. S900_MUX_SENS0,
  435. S900_MUX_PWM0 };
  436. static unsigned int rmii_txd1_mfp_pads[] = { ETH_TXD1 };
  437. static unsigned int rmii_txd1_mfp_funcs[] = { S900_MUX_ETH_RMII,
  438. S900_MUX_ETH_SMII,
  439. S900_MUX_SPI2,
  440. S900_MUX_UART6,
  441. S900_MUX_SENS0,
  442. S900_MUX_PWM1 };
  443. /* mfp0_15_13 */
  444. static unsigned int rmii_txen_mfp_pads[] = { ETH_TXEN };
  445. static unsigned int rmii_txen_mfp_funcs[] = { S900_MUX_ETH_RMII,
  446. S900_MUX_UART2,
  447. S900_MUX_SPI3,
  448. S900_MUX_RESERVED,
  449. S900_MUX_RESERVED,
  450. S900_MUX_PWM2,
  451. S900_MUX_SENS0 };
  452. static unsigned int rmii_rxer_mfp_pads[] = { ETH_RXER };
  453. static unsigned int rmii_rxer_mfp_funcs[] = { S900_MUX_ETH_RMII,
  454. S900_MUX_UART2,
  455. S900_MUX_SPI3,
  456. S900_MUX_RESERVED,
  457. S900_MUX_RESERVED,
  458. S900_MUX_PWM3,
  459. S900_MUX_SENS0 };
  460. /* mfp0_12_11 */
  461. static unsigned int rmii_crs_dv_mfp_pads[] = { ETH_CRS_DV };
  462. static unsigned int rmii_crs_dv_mfp_funcs[] = { S900_MUX_ETH_RMII,
  463. S900_MUX_ETH_SMII,
  464. S900_MUX_SPI2,
  465. S900_MUX_UART4 };
  466. /* mfp0_10_8 */
  467. static unsigned int rmii_rxd1_mfp_pads[] = { ETH_RXD1 };
  468. static unsigned int rmii_rxd1_mfp_funcs[] = { S900_MUX_ETH_RMII,
  469. S900_MUX_UART2,
  470. S900_MUX_SPI3,
  471. S900_MUX_RESERVED,
  472. S900_MUX_UART5,
  473. S900_MUX_PWM0,
  474. S900_MUX_SENS0 };
  475. static unsigned int rmii_rxd0_mfp_pads[] = { ETH_RXD0 };
  476. static unsigned int rmii_rxd0_mfp_funcs[] = { S900_MUX_ETH_RMII,
  477. S900_MUX_UART2,
  478. S900_MUX_SPI3,
  479. S900_MUX_RESERVED,
  480. S900_MUX_UART5,
  481. S900_MUX_PWM1,
  482. S900_MUX_SENS0 };
  483. /* mfp0_7_6 */
  484. static unsigned int rmii_ref_clk_mfp_pads[] = { ETH_REF_CLK };
  485. static unsigned int rmii_ref_clk_mfp_funcs[] = { S900_MUX_ETH_RMII,
  486. S900_MUX_UART4,
  487. S900_MUX_SPI2,
  488. S900_MUX_RESERVED };
  489. /* mfp0_5 */
  490. static unsigned int i2s_d0_mfp_pads[] = { I2S_D0 };
  491. static unsigned int i2s_d0_mfp_funcs[] = { S900_MUX_I2S0,
  492. S900_MUX_PCM0 };
  493. static unsigned int i2s_d1_mfp_pads[] = { I2S_D1 };
  494. static unsigned int i2s_d1_mfp_funcs[] = { S900_MUX_I2S1,
  495. S900_MUX_PCM0 };
  496. /* mfp0_4_3 */
  497. static unsigned int i2s_lr_m_clk0_mfp_pads[] = { I2S_LRCLK0,
  498. I2S_MCLK0 };
  499. static unsigned int i2s_lr_m_clk0_mfp_funcs[] = { S900_MUX_I2S0,
  500. S900_MUX_PCM0,
  501. S900_MUX_PCM1,
  502. S900_MUX_RESERVED };
  503. /* mfp0_2 */
  504. static unsigned int i2s_bclk0_mfp_pads[] = { I2S_BCLK0 };
  505. static unsigned int i2s_bclk0_mfp_funcs[] = { S900_MUX_I2S0,
  506. S900_MUX_PCM0 };
  507. static unsigned int i2s_bclk1_mclk1_mfp_pads[] = { I2S_BCLK1,
  508. I2S_LRCLK1,
  509. I2S_MCLK1 };
  510. static unsigned int i2s_bclk1_mclk1_mfp_funcs[] = { S900_MUX_I2S1,
  511. S900_MUX_PCM0 };
  512. /* mfp0_1_0 */
  513. static unsigned int pcm1_in_out_mfp_pads[] = { PCM1_IN,
  514. PCM1_OUT };
  515. static unsigned int pcm1_in_out_mfp_funcs[] = { S900_MUX_PCM1,
  516. S900_MUX_SPI1,
  517. S900_MUX_I2C3,
  518. S900_MUX_UART4 };
  519. static unsigned int pcm1_clk_mfp_pads[] = { PCM1_CLK };
  520. static unsigned int pcm1_clk_mfp_funcs[] = { S900_MUX_PCM1,
  521. S900_MUX_SPI1,
  522. S900_MUX_PWM4,
  523. S900_MUX_UART4 };
  524. static unsigned int pcm1_sync_mfp_pads[] = { PCM1_SYNC };
  525. static unsigned int pcm1_sync_mfp_funcs[] = { S900_MUX_PCM1,
  526. S900_MUX_SPI1,
  527. S900_MUX_PWM5,
  528. S900_MUX_UART4 };
  529. /* mfp1_31_29 */
  530. static unsigned int eram_a5_mfp_pads[] = { ERAM_A5 };
  531. static unsigned int eram_a5_mfp_funcs[] = { S900_MUX_UART4,
  532. S900_MUX_JTAG,
  533. S900_MUX_ERAM,
  534. S900_MUX_PWM0,
  535. S900_MUX_RESERVED,
  536. S900_MUX_SENS0 };
  537. static unsigned int eram_a6_mfp_pads[] = { ERAM_A6 };
  538. static unsigned int eram_a6_mfp_funcs[] = { S900_MUX_UART4,
  539. S900_MUX_JTAG,
  540. S900_MUX_ERAM,
  541. S900_MUX_PWM1,
  542. S900_MUX_RESERVED,
  543. S900_MUX_SENS0,
  544. };
  545. static unsigned int eram_a7_mfp_pads[] = { ERAM_A7 };
  546. static unsigned int eram_a7_mfp_funcs[] = { S900_MUX_RESERVED,
  547. S900_MUX_JTAG,
  548. S900_MUX_ERAM,
  549. S900_MUX_RESERVED,
  550. S900_MUX_RESERVED,
  551. S900_MUX_SENS0 };
  552. /* mfp1_28_26 */
  553. static unsigned int eram_a8_mfp_pads[] = { ERAM_A8 };
  554. static unsigned int eram_a8_mfp_funcs[] = { S900_MUX_RESERVED,
  555. S900_MUX_JTAG,
  556. S900_MUX_ERAM,
  557. S900_MUX_PWM1,
  558. S900_MUX_RESERVED,
  559. S900_MUX_SENS0 };
  560. static unsigned int eram_a9_mfp_pads[] = { ERAM_A9 };
  561. static unsigned int eram_a9_mfp_funcs[] = { S900_MUX_USB20,
  562. S900_MUX_UART5,
  563. S900_MUX_ERAM,
  564. S900_MUX_PWM2,
  565. S900_MUX_RESERVED,
  566. S900_MUX_SENS0 };
  567. static unsigned int eram_a10_mfp_pads[] = { ERAM_A10 };
  568. static unsigned int eram_a10_mfp_funcs[] = { S900_MUX_USB30,
  569. S900_MUX_JTAG,
  570. S900_MUX_ERAM,
  571. S900_MUX_PWM3,
  572. S900_MUX_RESERVED,
  573. S900_MUX_SENS0,
  574. S900_MUX_RESERVED,
  575. S900_MUX_RESERVED };
  576. /* mfp1_25_23 */
  577. static unsigned int eram_a11_mfp_pads[] = { ERAM_A11 };
  578. static unsigned int eram_a11_mfp_funcs[] = { S900_MUX_RESERVED,
  579. S900_MUX_RESERVED,
  580. S900_MUX_ERAM,
  581. S900_MUX_PWM2,
  582. S900_MUX_UART5,
  583. S900_MUX_RESERVED,
  584. S900_MUX_SENS0,
  585. S900_MUX_RESERVED };
  586. /* mfp1_22 */
  587. static unsigned int lvds_oep_odn_mfp_pads[] = { LVDS_OEP,
  588. LVDS_OEN,
  589. LVDS_ODP,
  590. LVDS_ODN };
  591. static unsigned int lvds_oep_odn_mfp_funcs[] = { S900_MUX_LVDS,
  592. S900_MUX_UART2 };
  593. static unsigned int lvds_ocp_obn_mfp_pads[] = { LVDS_OCP,
  594. LVDS_OCN,
  595. LVDS_OBP,
  596. LVDS_OBN };
  597. static unsigned int lvds_ocp_obn_mfp_funcs[] = { S900_MUX_LVDS,
  598. S900_MUX_PCM1 };
  599. static unsigned int lvds_oap_oan_mfp_pads[] = { LVDS_OAP,
  600. LVDS_OAN };
  601. static unsigned int lvds_oap_oan_mfp_funcs[] = { S900_MUX_LVDS,
  602. S900_MUX_ERAM };
  603. /* mfp1_21 */
  604. static unsigned int lvds_e_mfp_pads[] = { LVDS_EEP,
  605. LVDS_EEN,
  606. LVDS_EDP,
  607. LVDS_EDN,
  608. LVDS_ECP,
  609. LVDS_ECN,
  610. LVDS_EBP,
  611. LVDS_EBN,
  612. LVDS_EAP,
  613. LVDS_EAN };
  614. static unsigned int lvds_e_mfp_funcs[] = { S900_MUX_LVDS,
  615. S900_MUX_ERAM };
  616. /* mfp1_5_4 */
  617. static unsigned int spi0_sclk_mosi_mfp_pads[] = { SPI0_SCLK,
  618. SPI0_MOSI };
  619. static unsigned int spi0_sclk_mosi_mfp_funcs[] = { S900_MUX_SPI0,
  620. S900_MUX_ERAM,
  621. S900_MUX_I2C3,
  622. S900_MUX_PCM0 };
  623. /* mfp1_3_1 */
  624. static unsigned int spi0_ss_mfp_pads[] = { SPI0_SS };
  625. static unsigned int spi0_ss_mfp_funcs[] = { S900_MUX_SPI0,
  626. S900_MUX_ERAM,
  627. S900_MUX_I2S1,
  628. S900_MUX_PCM1,
  629. S900_MUX_PCM0,
  630. S900_MUX_PWM4 };
  631. static unsigned int spi0_miso_mfp_pads[] = { SPI0_MISO };
  632. static unsigned int spi0_miso_mfp_funcs[] = { S900_MUX_SPI0,
  633. S900_MUX_ERAM,
  634. S900_MUX_I2S1,
  635. S900_MUX_PCM1,
  636. S900_MUX_PCM0,
  637. S900_MUX_PWM5 };
  638. /* mfp2_23 */
  639. static unsigned int uart2_rtsb_mfp_pads[] = { UART2_RTSB };
  640. static unsigned int uart2_rtsb_mfp_funcs[] = { S900_MUX_UART2,
  641. S900_MUX_UART0 };
  642. /* mfp2_22 */
  643. static unsigned int uart2_ctsb_mfp_pads[] = { UART2_CTSB };
  644. static unsigned int uart2_ctsb_mfp_funcs[] = { S900_MUX_UART2,
  645. S900_MUX_UART0 };
  646. /* mfp2_21 */
  647. static unsigned int uart3_rtsb_mfp_pads[] = { UART3_RTSB };
  648. static unsigned int uart3_rtsb_mfp_funcs[] = { S900_MUX_UART3,
  649. S900_MUX_UART5 };
  650. /* mfp2_20 */
  651. static unsigned int uart3_ctsb_mfp_pads[] = { UART3_CTSB };
  652. static unsigned int uart3_ctsb_mfp_funcs[] = { S900_MUX_UART3,
  653. S900_MUX_UART5 };
  654. /* mfp2_19_17 */
  655. static unsigned int sd0_d0_mfp_pads[] = { SD0_D0 };
  656. static unsigned int sd0_d0_mfp_funcs[] = { S900_MUX_SD0,
  657. S900_MUX_ERAM,
  658. S900_MUX_RESERVED,
  659. S900_MUX_JTAG,
  660. S900_MUX_UART2,
  661. S900_MUX_UART5,
  662. S900_MUX_GPU };
  663. /* mfp2_16_14 */
  664. static unsigned int sd0_d1_mfp_pads[] = { SD0_D1 };
  665. static unsigned int sd0_d1_mfp_funcs[] = { S900_MUX_SD0,
  666. S900_MUX_ERAM,
  667. S900_MUX_GPU,
  668. S900_MUX_RESERVED,
  669. S900_MUX_UART2,
  670. S900_MUX_UART5 };
  671. /* mfp_13_11 */
  672. static unsigned int sd0_d2_d3_mfp_pads[] = { SD0_D2,
  673. SD0_D3 };
  674. static unsigned int sd0_d2_d3_mfp_funcs[] = { S900_MUX_SD0,
  675. S900_MUX_ERAM,
  676. S900_MUX_RESERVED,
  677. S900_MUX_JTAG,
  678. S900_MUX_UART2,
  679. S900_MUX_UART1,
  680. S900_MUX_GPU };
  681. /* mfp2_10_9 */
  682. static unsigned int sd1_d0_d3_mfp_pads[] = { SD1_D0, SD1_D1,
  683. SD1_D2, SD1_D3 };
  684. static unsigned int sd1_d0_d3_mfp_funcs[] = { S900_MUX_SD1,
  685. S900_MUX_ERAM };
  686. /* mfp2_8_7 */
  687. static unsigned int sd0_cmd_mfp_pads[] = { SD0_CMD };
  688. static unsigned int sd0_cmd_mfp_funcs[] = { S900_MUX_SD0,
  689. S900_MUX_ERAM,
  690. S900_MUX_GPU,
  691. S900_MUX_JTAG };
  692. /* mfp2_6_5 */
  693. static unsigned int sd0_clk_mfp_pads[] = { SD0_CLK };
  694. static unsigned int sd0_clk_mfp_funcs[] = { S900_MUX_SD0,
  695. S900_MUX_ERAM,
  696. S900_MUX_JTAG,
  697. S900_MUX_GPU };
  698. /* mfp2_4_3 */
  699. static unsigned int sd1_cmd_clk_mfp_pads[] = { SD1_CMD, SD1_CLK };
  700. static unsigned int sd1_cmd_clk_mfp_funcs[] = { S900_MUX_SD1,
  701. S900_MUX_ERAM };
  702. /* mfp2_2_0 */
  703. static unsigned int uart0_rx_mfp_pads[] = { UART0_RX };
  704. static unsigned int uart0_rx_mfp_funcs[] = { S900_MUX_UART0,
  705. S900_MUX_UART2,
  706. S900_MUX_SPI1,
  707. S900_MUX_I2C5,
  708. S900_MUX_PCM1,
  709. S900_MUX_I2S1 };
  710. /* mfp3_27 */
  711. static unsigned int nand0_d0_ceb3_mfp_pads[] = { NAND0_D0, NAND0_D1,
  712. NAND0_D2, NAND0_D3,
  713. NAND0_D4, NAND0_D5,
  714. NAND0_D6, NAND0_D7,
  715. NAND0_DQSN, NAND0_CEB3 };
  716. static unsigned int nand0_d0_ceb3_mfp_funcs[] = { S900_MUX_NAND0,
  717. S900_MUX_SD2 };
  718. /* mfp3_21_19 */
  719. static unsigned int uart0_tx_mfp_pads[] = { UART0_TX };
  720. static unsigned int uart0_tx_mfp_funcs[] = { S900_MUX_UART0,
  721. S900_MUX_UART2,
  722. S900_MUX_SPI1,
  723. S900_MUX_I2C5,
  724. S900_MUX_SPDIF,
  725. S900_MUX_PCM1,
  726. S900_MUX_I2S1 };
  727. /* mfp3_18_16 */
  728. static unsigned int i2c0_mfp_pads[] = { I2C0_SCLK, I2C0_SDATA };
  729. static unsigned int i2c0_mfp_funcs[] = { S900_MUX_I2C0,
  730. S900_MUX_UART2,
  731. S900_MUX_I2C1,
  732. S900_MUX_UART1,
  733. S900_MUX_SPI1 };
  734. /* mfp3_15 */
  735. static unsigned int csi0_cn_cp_mfp_pads[] = { CSI0_CN, CSI0_CP };
  736. static unsigned int csi0_cn_cp_mfp_funcs[] = { S900_MUX_SENS0,
  737. S900_MUX_SENS0 };
  738. /* mfp3_14 */
  739. static unsigned int csi0_dn0_dp3_mfp_pads[] = { CSI0_DN0, CSI0_DP0,
  740. CSI0_DN1, CSI0_DP1,
  741. CSI0_CN, CSI0_CP,
  742. CSI0_DP2, CSI0_DN2,
  743. CSI0_DN3, CSI0_DP3 };
  744. static unsigned int csi0_dn0_dp3_mfp_funcs[] = { S900_MUX_MIPI_CSI0,
  745. S900_MUX_SENS0 };
  746. /* mfp3_13 */
  747. static unsigned int csi1_dn0_cp_mfp_pads[] = { CSI1_DN0, CSI1_DP0,
  748. CSI1_DN1, CSI1_DP1,
  749. CSI1_CN, CSI1_CP };
  750. static unsigned int csi1_dn0_cp_mfp_funcs[] = { S900_MUX_MIPI_CSI1,
  751. S900_MUX_SENS0 };
  752. /* mfp3_12_dsi */
  753. static unsigned int dsi_dp3_dn1_mfp_pads[] = { DSI_DP3, DSI_DN2,
  754. DSI_DP1, DSI_DN1 };
  755. static unsigned int dsi_dp3_dn1_mfp_funcs[] = { S900_MUX_MIPI_DSI,
  756. S900_MUX_UART2 };
  757. static unsigned int dsi_cp_dn0_mfp_pads[] = { DSI_CP, DSI_CN,
  758. DSI_DP0, DSI_DN0 };
  759. static unsigned int dsi_cp_dn0_mfp_funcs[] = { S900_MUX_MIPI_DSI,
  760. S900_MUX_PCM1 };
  761. static unsigned int dsi_dp2_dn2_mfp_pads[] = { DSI_DP2, DSI_DN2 };
  762. static unsigned int dsi_dp2_dn2_mfp_funcs[] = { S900_MUX_MIPI_DSI,
  763. S900_MUX_UART4 };
  764. /* mfp3_11 */
  765. static unsigned int nand1_d0_ceb1_mfp_pads[] = { NAND1_D0, NAND1_D1,
  766. NAND1_D2, NAND1_D3,
  767. NAND1_D4, NAND1_D5,
  768. NAND1_D6, NAND1_D7,
  769. NAND1_DQSN, NAND1_CEB1 };
  770. static unsigned int nand1_d0_ceb1_mfp_funcs[] = { S900_MUX_NAND1,
  771. S900_MUX_SD3 };
  772. /* mfp3_10 */
  773. static unsigned int nand1_ceb3_mfp_pads[] = { NAND1_CEB3 };
  774. static unsigned int nand1_ceb3_mfp_funcs[] = { S900_MUX_NAND1,
  775. S900_MUX_PWM0 };
  776. static unsigned int nand1_ceb0_mfp_pads[] = { NAND1_CEB0 };
  777. static unsigned int nand1_ceb0_mfp_funcs[] = { S900_MUX_NAND1,
  778. S900_MUX_PWM1 };
  779. /* mfp3_9 */
  780. static unsigned int csi1_dn0_dp0_mfp_pads[] = { CSI1_DN0, CSI1_DP0 };
  781. static unsigned int csi1_dn0_dp0_mfp_funcs[] = { S900_MUX_SENS0,
  782. S900_MUX_SENS0 };
  783. /* mfp3_8 */
  784. static unsigned int uart4_rx_tx_mfp_pads[] = { UART4_RX, UART4_TX };
  785. static unsigned int uart4_rx_tx_mfp_funcs[] = { S900_MUX_UART4,
  786. S900_MUX_I2C4 };
  787. /* PADDRV group data */
  788. /* drv0 */
  789. static unsigned int sgpio3_drv_pads[] = { SGPIO3 };
  790. static unsigned int sgpio2_drv_pads[] = { SGPIO2 };
  791. static unsigned int sgpio1_drv_pads[] = { SGPIO1 };
  792. static unsigned int sgpio0_drv_pads[] = { SGPIO0 };
  793. static unsigned int rmii_tx_d0_d1_drv_pads[] = { ETH_TXD0, ETH_TXD1 };
  794. static unsigned int rmii_txen_rxer_drv_pads[] = { ETH_TXEN, ETH_RXER };
  795. static unsigned int rmii_crs_dv_drv_pads[] = { ETH_CRS_DV };
  796. static unsigned int rmii_rx_d1_d0_drv_pads[] = { ETH_RXD1, ETH_RXD0 };
  797. static unsigned int rmii_ref_clk_drv_pads[] = { ETH_REF_CLK };
  798. static unsigned int rmii_mdc_mdio_drv_pads[] = { ETH_MDC, ETH_MDIO };
  799. static unsigned int sirq_0_1_drv_pads[] = { SIRQ0, SIRQ1 };
  800. static unsigned int sirq2_drv_pads[] = { SIRQ2 };
  801. static unsigned int i2s_d0_d1_drv_pads[] = { I2S_D0, I2S_D1 };
  802. static unsigned int i2s_lr_m_clk0_drv_pads[] = { I2S_LRCLK0, I2S_MCLK0 };
  803. static unsigned int i2s_blk1_mclk1_drv_pads[] = { I2S_BCLK0, I2S_BCLK1,
  804. I2S_LRCLK1, I2S_MCLK1 };
  805. static unsigned int pcm1_in_out_drv_pads[] = { PCM1_IN, PCM1_CLK,
  806. PCM1_SYNC, PCM1_OUT };
  807. /* drv1 */
  808. static unsigned int lvds_oap_oan_drv_pads[] = { LVDS_OAP, LVDS_OAN };
  809. static unsigned int lvds_oep_odn_drv_pads[] = { LVDS_OEP, LVDS_OEN,
  810. LVDS_ODP, LVDS_ODN };
  811. static unsigned int lvds_ocp_obn_drv_pads[] = { LVDS_OCP, LVDS_OCN,
  812. LVDS_OBP, LVDS_OBN };
  813. static unsigned int lvds_e_drv_pads[] = { LVDS_EEP, LVDS_EEN,
  814. LVDS_EDP, LVDS_EDN,
  815. LVDS_ECP, LVDS_ECN,
  816. LVDS_EBP, LVDS_EBN };
  817. static unsigned int sd0_d3_d0_drv_pads[] = { SD0_D3, SD0_D2,
  818. SD0_D1, SD0_D0 };
  819. static unsigned int sd1_d3_d0_drv_pads[] = { SD1_D3, SD1_D2,
  820. SD1_D1, SD1_D0 };
  821. static unsigned int sd0_sd1_cmd_clk_drv_pads[] = { SD0_CLK, SD0_CMD,
  822. SD1_CLK, SD1_CMD };
  823. static unsigned int spi0_sclk_mosi_drv_pads[] = { SPI0_SCLK, SPI0_MOSI };
  824. static unsigned int spi0_ss_miso_drv_pads[] = { SPI0_SS, SPI0_MISO };
  825. static unsigned int uart0_rx_tx_drv_pads[] = { UART0_RX, UART0_TX };
  826. static unsigned int uart4_rx_tx_drv_pads[] = { UART4_RX, UART4_TX };
  827. static unsigned int uart2_drv_pads[] = { UART2_RX, UART2_TX,
  828. UART2_RTSB, UART2_CTSB };
  829. static unsigned int uart3_drv_pads[] = { UART3_RX, UART3_TX,
  830. UART3_RTSB, UART3_CTSB };
  831. /* drv2 */
  832. static unsigned int i2c0_drv_pads[] = { I2C0_SCLK, I2C0_SDATA };
  833. static unsigned int i2c1_drv_pads[] = { I2C1_SCLK, I2C1_SDATA };
  834. static unsigned int i2c2_drv_pads[] = { I2C2_SCLK, I2C2_SDATA };
  835. static unsigned int sensor0_drv_pads[] = { SENSOR0_PCLK,
  836. SENSOR0_CKOUT };
  837. /* SR group data */
  838. /* sr0 */
  839. static unsigned int sgpio3_sr_pads[] = { SGPIO3 };
  840. static unsigned int sgpio2_sr_pads[] = { SGPIO2 };
  841. static unsigned int sgpio1_sr_pads[] = { SGPIO1 };
  842. static unsigned int sgpio0_sr_pads[] = { SGPIO0 };
  843. static unsigned int rmii_tx_d0_d1_sr_pads[] = { ETH_TXD0, ETH_TXD1 };
  844. static unsigned int rmii_txen_rxer_sr_pads[] = { ETH_TXEN, ETH_RXER };
  845. static unsigned int rmii_crs_dv_sr_pads[] = { ETH_CRS_DV };
  846. static unsigned int rmii_rx_d1_d0_sr_pads[] = { ETH_RXD1, ETH_RXD0 };
  847. static unsigned int rmii_ref_clk_sr_pads[] = { ETH_REF_CLK };
  848. static unsigned int rmii_mdc_mdio_sr_pads[] = { ETH_MDC, ETH_MDIO };
  849. static unsigned int sirq_0_1_sr_pads[] = { SIRQ0, SIRQ1 };
  850. static unsigned int sirq2_sr_pads[] = { SIRQ2 };
  851. static unsigned int i2s_do_d1_sr_pads[] = { I2S_D0, I2S_D1 };
  852. static unsigned int i2s_lr_m_clk0_sr_pads[] = { I2S_LRCLK0, I2S_MCLK0 };
  853. static unsigned int i2s_bclk0_mclk1_sr_pads[] = { I2S_BCLK0, I2S_BCLK1,
  854. I2S_LRCLK1, I2S_MCLK1 };
  855. static unsigned int pcm1_in_out_sr_pads[] = { PCM1_IN, PCM1_CLK,
  856. PCM1_SYNC, PCM1_OUT };
  857. /* sr1 */
  858. static unsigned int sd1_d3_d0_sr_pads[] = { SD1_D3, SD1_D2,
  859. SD1_D1, SD1_D0 };
  860. static unsigned int sd0_sd1_clk_cmd_sr_pads[] = { SD0_CLK, SD0_CMD,
  861. SD1_CLK, SD1_CMD };
  862. static unsigned int spi0_sclk_mosi_sr_pads[] = { SPI0_SCLK, SPI0_MOSI };
  863. static unsigned int spi0_ss_miso_sr_pads[] = { SPI0_SS, SPI0_MISO };
  864. static unsigned int uart0_rx_tx_sr_pads[] = { UART0_RX, UART0_TX };
  865. static unsigned int uart4_rx_tx_sr_pads[] = { UART4_RX, UART4_TX };
  866. static unsigned int uart2_sr_pads[] = { UART2_RX, UART2_TX,
  867. UART2_RTSB, UART2_CTSB };
  868. static unsigned int uart3_sr_pads[] = { UART3_RX, UART3_TX,
  869. UART3_RTSB, UART3_CTSB };
  870. /* sr2 */
  871. static unsigned int i2c0_sr_pads[] = { I2C0_SCLK, I2C0_SDATA };
  872. static unsigned int i2c1_sr_pads[] = { I2C1_SCLK, I2C1_SDATA };
  873. static unsigned int i2c2_sr_pads[] = { I2C2_SCLK, I2C2_SDATA };
  874. static unsigned int sensor0_sr_pads[] = { SENSOR0_PCLK,
  875. SENSOR0_CKOUT };
  876. #define MUX_PG(group_name, reg, shift, width) \
  877. { \
  878. .name = #group_name, \
  879. .pads = group_name##_pads, \
  880. .npads = ARRAY_SIZE(group_name##_pads), \
  881. .funcs = group_name##_funcs, \
  882. .nfuncs = ARRAY_SIZE(group_name##_funcs), \
  883. .mfpctl_reg = MFCTL##reg, \
  884. .mfpctl_shift = shift, \
  885. .mfpctl_width = width, \
  886. .drv_reg = -1, \
  887. .drv_shift = -1, \
  888. .drv_width = -1, \
  889. .sr_reg = -1, \
  890. .sr_shift = -1, \
  891. .sr_width = -1, \
  892. }
  893. #define DRV_PG(group_name, reg, shift, width) \
  894. { \
  895. .name = #group_name, \
  896. .pads = group_name##_pads, \
  897. .npads = ARRAY_SIZE(group_name##_pads), \
  898. .mfpctl_reg = -1, \
  899. .mfpctl_shift = -1, \
  900. .mfpctl_width = -1, \
  901. .drv_reg = PAD_DRV##reg, \
  902. .drv_shift = shift, \
  903. .drv_width = width, \
  904. .sr_reg = -1, \
  905. .sr_shift = -1, \
  906. .sr_width = -1, \
  907. }
  908. #define SR_PG(group_name, reg, shift, width) \
  909. { \
  910. .name = #group_name, \
  911. .pads = group_name##_pads, \
  912. .npads = ARRAY_SIZE(group_name##_pads), \
  913. .mfpctl_reg = -1, \
  914. .mfpctl_shift = -1, \
  915. .mfpctl_width = -1, \
  916. .drv_reg = -1, \
  917. .drv_shift = -1, \
  918. .drv_width = -1, \
  919. .sr_reg = PAD_SR##reg, \
  920. .sr_shift = shift, \
  921. .sr_width = width, \
  922. }
  923. /* Pinctrl groups */
  924. static const struct owl_pingroup s900_groups[] = {
  925. MUX_PG(lvds_oxx_uart4_mfp, 0, 22, 1),
  926. MUX_PG(rmii_mdc_mfp, 0, 20, 2),
  927. MUX_PG(rmii_mdio_mfp, 0, 20, 2),
  928. MUX_PG(sirq0_mfp, 0, 19, 1),
  929. MUX_PG(sirq1_mfp, 0, 19, 1),
  930. MUX_PG(rmii_txd0_mfp, 0, 16, 3),
  931. MUX_PG(rmii_txd1_mfp, 0, 16, 3),
  932. MUX_PG(rmii_txen_mfp, 0, 13, 3),
  933. MUX_PG(rmii_rxer_mfp, 0, 13, 3),
  934. MUX_PG(rmii_crs_dv_mfp, 0, 11, 2),
  935. MUX_PG(rmii_rxd1_mfp, 0, 8, 3),
  936. MUX_PG(rmii_rxd0_mfp, 0, 8, 3),
  937. MUX_PG(rmii_ref_clk_mfp, 0, 6, 2),
  938. MUX_PG(i2s_d0_mfp, 0, 5, 1),
  939. MUX_PG(i2s_d1_mfp, 0, 5, 1),
  940. MUX_PG(i2s_lr_m_clk0_mfp, 0, 3, 2),
  941. MUX_PG(i2s_bclk0_mfp, 0, 2, 1),
  942. MUX_PG(i2s_bclk1_mclk1_mfp, 0, 2, 1),
  943. MUX_PG(pcm1_in_out_mfp, 0, 0, 2),
  944. MUX_PG(pcm1_clk_mfp, 0, 0, 2),
  945. MUX_PG(pcm1_sync_mfp, 0, 0, 2),
  946. MUX_PG(eram_a5_mfp, 1, 29, 3),
  947. MUX_PG(eram_a6_mfp, 1, 29, 3),
  948. MUX_PG(eram_a7_mfp, 1, 29, 3),
  949. MUX_PG(eram_a8_mfp, 1, 26, 3),
  950. MUX_PG(eram_a9_mfp, 1, 26, 3),
  951. MUX_PG(eram_a10_mfp, 1, 26, 3),
  952. MUX_PG(eram_a11_mfp, 1, 23, 3),
  953. MUX_PG(lvds_oep_odn_mfp, 1, 22, 1),
  954. MUX_PG(lvds_ocp_obn_mfp, 1, 22, 1),
  955. MUX_PG(lvds_oap_oan_mfp, 1, 22, 1),
  956. MUX_PG(lvds_e_mfp, 1, 21, 1),
  957. MUX_PG(spi0_sclk_mosi_mfp, 1, 4, 2),
  958. MUX_PG(spi0_ss_mfp, 1, 1, 3),
  959. MUX_PG(spi0_miso_mfp, 1, 1, 3),
  960. MUX_PG(uart2_rtsb_mfp, 2, 23, 1),
  961. MUX_PG(uart2_ctsb_mfp, 2, 22, 1),
  962. MUX_PG(uart3_rtsb_mfp, 2, 21, 1),
  963. MUX_PG(uart3_ctsb_mfp, 2, 20, 1),
  964. MUX_PG(sd0_d0_mfp, 2, 17, 3),
  965. MUX_PG(sd0_d1_mfp, 2, 14, 3),
  966. MUX_PG(sd0_d2_d3_mfp, 2, 11, 3),
  967. MUX_PG(sd1_d0_d3_mfp, 2, 9, 2),
  968. MUX_PG(sd0_cmd_mfp, 2, 7, 2),
  969. MUX_PG(sd0_clk_mfp, 2, 5, 2),
  970. MUX_PG(sd1_cmd_clk_mfp, 2, 3, 2),
  971. MUX_PG(uart0_rx_mfp, 2, 0, 3),
  972. MUX_PG(nand0_d0_ceb3_mfp, 3, 27, 1),
  973. MUX_PG(uart0_tx_mfp, 3, 19, 3),
  974. MUX_PG(i2c0_mfp, 3, 16, 3),
  975. MUX_PG(csi0_cn_cp_mfp, 3, 15, 1),
  976. MUX_PG(csi0_dn0_dp3_mfp, 3, 14, 1),
  977. MUX_PG(csi1_dn0_cp_mfp, 3, 13, 1),
  978. MUX_PG(dsi_dp3_dn1_mfp, 3, 12, 1),
  979. MUX_PG(dsi_cp_dn0_mfp, 3, 12, 1),
  980. MUX_PG(dsi_dp2_dn2_mfp, 3, 12, 1),
  981. MUX_PG(nand1_d0_ceb1_mfp, 3, 11, 1),
  982. MUX_PG(nand1_ceb3_mfp, 3, 10, 1),
  983. MUX_PG(nand1_ceb0_mfp, 3, 10, 1),
  984. MUX_PG(csi1_dn0_dp0_mfp, 3, 9, 1),
  985. MUX_PG(uart4_rx_tx_mfp, 3, 8, 1),
  986. DRV_PG(sgpio3_drv, 0, 30, 2),
  987. DRV_PG(sgpio2_drv, 0, 28, 2),
  988. DRV_PG(sgpio1_drv, 0, 26, 2),
  989. DRV_PG(sgpio0_drv, 0, 24, 2),
  990. DRV_PG(rmii_tx_d0_d1_drv, 0, 22, 2),
  991. DRV_PG(rmii_txen_rxer_drv, 0, 20, 2),
  992. DRV_PG(rmii_crs_dv_drv, 0, 18, 2),
  993. DRV_PG(rmii_rx_d1_d0_drv, 0, 16, 2),
  994. DRV_PG(rmii_ref_clk_drv, 0, 14, 2),
  995. DRV_PG(rmii_mdc_mdio_drv, 0, 12, 2),
  996. DRV_PG(sirq_0_1_drv, 0, 10, 2),
  997. DRV_PG(sirq2_drv, 0, 8, 2),
  998. DRV_PG(i2s_d0_d1_drv, 0, 6, 2),
  999. DRV_PG(i2s_lr_m_clk0_drv, 0, 4, 2),
  1000. DRV_PG(i2s_blk1_mclk1_drv, 0, 2, 2),
  1001. DRV_PG(pcm1_in_out_drv, 0, 0, 2),
  1002. DRV_PG(lvds_oap_oan_drv, 1, 28, 2),
  1003. DRV_PG(lvds_oep_odn_drv, 1, 26, 2),
  1004. DRV_PG(lvds_ocp_obn_drv, 1, 24, 2),
  1005. DRV_PG(lvds_e_drv, 1, 22, 2),
  1006. DRV_PG(sd0_d3_d0_drv, 1, 20, 2),
  1007. DRV_PG(sd1_d3_d0_drv, 1, 18, 2),
  1008. DRV_PG(sd0_sd1_cmd_clk_drv, 1, 16, 2),
  1009. DRV_PG(spi0_sclk_mosi_drv, 1, 14, 2),
  1010. DRV_PG(spi0_ss_miso_drv, 1, 12, 2),
  1011. DRV_PG(uart0_rx_tx_drv, 1, 10, 2),
  1012. DRV_PG(uart4_rx_tx_drv, 1, 8, 2),
  1013. DRV_PG(uart2_drv, 1, 6, 2),
  1014. DRV_PG(uart3_drv, 1, 4, 2),
  1015. DRV_PG(i2c0_drv, 2, 30, 2),
  1016. DRV_PG(i2c1_drv, 2, 28, 2),
  1017. DRV_PG(i2c2_drv, 2, 26, 2),
  1018. DRV_PG(sensor0_drv, 2, 20, 2),
  1019. SR_PG(sgpio3_sr, 0, 15, 1),
  1020. SR_PG(sgpio2_sr, 0, 14, 1),
  1021. SR_PG(sgpio1_sr, 0, 13, 1),
  1022. SR_PG(sgpio0_sr, 0, 12, 1),
  1023. SR_PG(rmii_tx_d0_d1_sr, 0, 11, 1),
  1024. SR_PG(rmii_txen_rxer_sr, 0, 10, 1),
  1025. SR_PG(rmii_crs_dv_sr, 0, 9, 1),
  1026. SR_PG(rmii_rx_d1_d0_sr, 0, 8, 1),
  1027. SR_PG(rmii_ref_clk_sr, 0, 7, 1),
  1028. SR_PG(rmii_mdc_mdio_sr, 0, 6, 1),
  1029. SR_PG(sirq_0_1_sr, 0, 5, 1),
  1030. SR_PG(sirq2_sr, 0, 4, 1),
  1031. SR_PG(i2s_do_d1_sr, 0, 3, 1),
  1032. SR_PG(i2s_lr_m_clk0_sr, 0, 2, 1),
  1033. SR_PG(i2s_bclk0_mclk1_sr, 0, 1, 1),
  1034. SR_PG(pcm1_in_out_sr, 0, 0, 1),
  1035. SR_PG(sd1_d3_d0_sr, 1, 25, 1),
  1036. SR_PG(sd0_sd1_clk_cmd_sr, 1, 24, 1),
  1037. SR_PG(spi0_sclk_mosi_sr, 1, 23, 1),
  1038. SR_PG(spi0_ss_miso_sr, 1, 22, 1),
  1039. SR_PG(uart0_rx_tx_sr, 1, 21, 1),
  1040. SR_PG(uart4_rx_tx_sr, 1, 20, 1),
  1041. SR_PG(uart2_sr, 1, 19, 1),
  1042. SR_PG(uart3_sr, 1, 18, 1),
  1043. SR_PG(i2c0_sr, 2, 31, 1),
  1044. SR_PG(i2c1_sr, 2, 30, 1),
  1045. SR_PG(i2c2_sr, 2, 29, 1),
  1046. SR_PG(sensor0_sr, 2, 25, 1)
  1047. };
  1048. static const char * const eram_groups[] = {
  1049. "lvds_oxx_uart4_mfp",
  1050. "eram_a5_mfp",
  1051. "eram_a6_mfp",
  1052. "eram_a7_mfp",
  1053. "eram_a8_mfp",
  1054. "eram_a9_mfp",
  1055. "eram_a10_mfp",
  1056. "eram_a11_mfp",
  1057. "lvds_oap_oan_mfp",
  1058. "lvds_e_mfp",
  1059. "spi0_sclk_mosi_mfp",
  1060. "spi0_ss_mfp",
  1061. "spi0_miso_mfp",
  1062. "sd0_d0_mfp",
  1063. "sd0_d1_mfp",
  1064. "sd0_d2_d3_mfp",
  1065. "sd1_d0_d3_mfp",
  1066. "sd0_cmd_mfp",
  1067. "sd0_clk_mfp",
  1068. "sd1_cmd_clk_mfp",
  1069. };
  1070. static const char * const eth_rmii_groups[] = {
  1071. "rmii_mdc_mfp",
  1072. "rmii_mdio_mfp",
  1073. "rmii_txd0_mfp",
  1074. "rmii_txd1_mfp",
  1075. "rmii_txen_mfp",
  1076. "rmii_rxer_mfp",
  1077. "rmii_crs_dv_mfp",
  1078. "rmii_rxd1_mfp",
  1079. "rmii_rxd0_mfp",
  1080. "rmii_ref_clk_mfp",
  1081. "eth_smi_dummy",
  1082. };
  1083. static const char * const eth_smii_groups[] = {
  1084. "rmii_txd0_mfp",
  1085. "rmii_txd1_mfp",
  1086. "rmii_crs_dv_mfp",
  1087. "eth_smi_dummy",
  1088. };
  1089. static const char * const spi0_groups[] = {
  1090. "spi0_sclk_mosi_mfp",
  1091. "spi0_ss_mfp",
  1092. "spi0_miso_mfp",
  1093. "spi0_sclk_mosi_mfp",
  1094. "spi0_ss_mfp",
  1095. "spi0_miso_mfp",
  1096. };
  1097. static const char * const spi1_groups[] = {
  1098. "pcm1_in_out_mfp",
  1099. "pcm1_clk_mfp",
  1100. "pcm1_sync_mfp",
  1101. "uart0_rx_mfp",
  1102. "uart0_tx_mfp",
  1103. "i2c0_mfp",
  1104. };
  1105. static const char * const spi2_groups[] = {
  1106. "rmii_txd0_mfp",
  1107. "rmii_txd1_mfp",
  1108. "rmii_crs_dv_mfp",
  1109. "rmii_ref_clk_mfp",
  1110. };
  1111. static const char * const spi3_groups[] = {
  1112. "rmii_txen_mfp",
  1113. "rmii_rxer_mfp",
  1114. };
  1115. static const char * const sens0_groups[] = {
  1116. "rmii_txd0_mfp",
  1117. "rmii_txd1_mfp",
  1118. "rmii_txen_mfp",
  1119. "rmii_rxer_mfp",
  1120. "rmii_rxd1_mfp",
  1121. "rmii_rxd0_mfp",
  1122. "eram_a5_mfp",
  1123. "eram_a6_mfp",
  1124. "eram_a7_mfp",
  1125. "eram_a8_mfp",
  1126. "eram_a9_mfp",
  1127. "csi0_cn_cp_mfp",
  1128. "csi0_dn0_dp3_mfp",
  1129. "csi1_dn0_cp_mfp",
  1130. "csi1_dn0_dp0_mfp",
  1131. };
  1132. static const char * const uart0_groups[] = {
  1133. "uart2_rtsb_mfp",
  1134. "uart2_ctsb_mfp",
  1135. "uart0_rx_mfp",
  1136. "uart0_tx_mfp",
  1137. };
  1138. static const char * const uart1_groups[] = {
  1139. "sd0_d2_d3_mfp",
  1140. "i2c0_mfp",
  1141. };
  1142. static const char * const uart2_groups[] = {
  1143. "rmii_mdc_mfp",
  1144. "rmii_mdio_mfp",
  1145. "rmii_txen_mfp",
  1146. "rmii_rxer_mfp",
  1147. "rmii_rxd1_mfp",
  1148. "rmii_rxd0_mfp",
  1149. "lvds_oep_odn_mfp",
  1150. "uart2_rtsb_mfp",
  1151. "uart2_ctsb_mfp",
  1152. "sd0_d0_mfp",
  1153. "sd0_d1_mfp",
  1154. "sd0_d2_d3_mfp",
  1155. "uart0_rx_mfp",
  1156. "uart0_tx_mfp_pads",
  1157. "i2c0_mfp_pads",
  1158. "dsi_dp3_dn1_mfp",
  1159. "uart2_dummy"
  1160. };
  1161. static const char * const uart3_groups[] = {
  1162. "uart3_rtsb_mfp",
  1163. "uart3_ctsb_mfp",
  1164. "uart3_dummy"
  1165. };
  1166. static const char * const uart4_groups[] = {
  1167. "lvds_oxx_uart4_mfp",
  1168. "rmii_crs_dv_mfp",
  1169. "rmii_ref_clk_mfp",
  1170. "pcm1_in_out_mfp",
  1171. "pcm1_clk_mfp",
  1172. "pcm1_sync_mfp",
  1173. "eram_a5_mfp",
  1174. "eram_a6_mfp",
  1175. "dsi_dp2_dn2_mfp",
  1176. "uart4_rx_tx_mfp_pads",
  1177. "uart4_dummy"
  1178. };
  1179. static const char * const uart5_groups[] = {
  1180. "rmii_rxd1_mfp",
  1181. "rmii_rxd0_mfp",
  1182. "eram_a9_mfp",
  1183. "eram_a11_mfp",
  1184. "uart3_rtsb_mfp",
  1185. "uart3_ctsb_mfp",
  1186. "sd0_d0_mfp",
  1187. "sd0_d1_mfp",
  1188. };
  1189. static const char * const uart6_groups[] = {
  1190. "rmii_txd0_mfp",
  1191. "rmii_txd1_mfp",
  1192. };
  1193. static const char * const i2s0_groups[] = {
  1194. "i2s_d0_mfp",
  1195. "i2s_lr_m_clk0_mfp",
  1196. "i2s_bclk0_mfp",
  1197. "i2s0_dummy",
  1198. };
  1199. static const char * const i2s1_groups[] = {
  1200. "i2s_d1_mfp",
  1201. "i2s_bclk1_mclk1_mfp",
  1202. "spi0_ss_mfp",
  1203. "spi0_miso_mfp",
  1204. "uart0_rx_mfp",
  1205. "uart0_tx_mfp",
  1206. "i2s1_dummy",
  1207. };
  1208. static const char * const pcm0_groups[] = {
  1209. "i2s_d0_mfp",
  1210. "i2s_d1_mfp",
  1211. "i2s_lr_m_clk0_mfp",
  1212. "i2s_bclk0_mfp",
  1213. "i2s_bclk1_mclk1_mfp",
  1214. "spi0_sclk_mosi_mfp",
  1215. "spi0_ss_mfp",
  1216. "spi0_miso_mfp",
  1217. };
  1218. static const char * const pcm1_groups[] = {
  1219. "i2s_lr_m_clk0_mfp",
  1220. "pcm1_in_out_mfp",
  1221. "pcm1_clk_mfp",
  1222. "pcm1_sync_mfp",
  1223. "lvds_oep_odn_mfp",
  1224. "spi0_ss_mfp",
  1225. "spi0_miso_mfp",
  1226. "uart0_rx_mfp",
  1227. "uart0_tx_mfp",
  1228. "dsi_cp_dn0_mfp",
  1229. "pcm1_dummy",
  1230. };
  1231. static const char * const jtag_groups[] = {
  1232. "eram_a5_mfp",
  1233. "eram_a6_mfp",
  1234. "eram_a7_mfp",
  1235. "eram_a8_mfp",
  1236. "eram_a10_mfp",
  1237. "eram_a10_mfp",
  1238. "sd0_d2_d3_mfp",
  1239. "sd0_cmd_mfp",
  1240. "sd0_clk_mfp",
  1241. };
  1242. static const char * const pwm0_groups[] = {
  1243. "sirq0_mfp",
  1244. "rmii_txd0_mfp",
  1245. "rmii_rxd1_mfp",
  1246. "eram_a5_mfp",
  1247. "nand1_ceb3_mfp",
  1248. };
  1249. static const char * const pwm1_groups[] = {
  1250. "sirq1_mfp",
  1251. "rmii_txd1_mfp",
  1252. "rmii_rxd0_mfp",
  1253. "eram_a6_mfp",
  1254. "eram_a8_mfp",
  1255. "nand1_ceb0_mfp",
  1256. };
  1257. static const char * const pwm2_groups[] = {
  1258. "rmii_mdc_mfp",
  1259. "rmii_txen_mfp",
  1260. "eram_a9_mfp",
  1261. "eram_a11_mfp",
  1262. };
  1263. static const char * const pwm3_groups[] = {
  1264. "rmii_mdio_mfp",
  1265. "rmii_rxer_mfp",
  1266. "eram_a10_mfp",
  1267. };
  1268. static const char * const pwm4_groups[] = {
  1269. "pcm1_clk_mfp",
  1270. "spi0_ss_mfp",
  1271. };
  1272. static const char * const pwm5_groups[] = {
  1273. "pcm1_sync_mfp",
  1274. "spi0_miso_mfp",
  1275. };
  1276. static const char * const sd0_groups[] = {
  1277. "sd0_d0_mfp",
  1278. "sd0_d1_mfp",
  1279. "sd0_d2_d3_mfp",
  1280. "sd0_cmd_mfp",
  1281. "sd0_clk_mfp",
  1282. };
  1283. static const char * const sd1_groups[] = {
  1284. "sd1_d0_d3_mfp",
  1285. "sd1_cmd_clk_mfp",
  1286. "sd1_dummy",
  1287. };
  1288. static const char * const sd2_groups[] = {
  1289. "nand0_d0_ceb3_mfp",
  1290. };
  1291. static const char * const sd3_groups[] = {
  1292. "nand1_d0_ceb1_mfp",
  1293. };
  1294. static const char * const i2c0_groups[] = {
  1295. "i2c0_mfp",
  1296. };
  1297. static const char * const i2c1_groups[] = {
  1298. "i2c0_mfp",
  1299. "i2c1_dummy"
  1300. };
  1301. static const char * const i2c2_groups[] = {
  1302. "i2c2_dummy"
  1303. };
  1304. static const char * const i2c3_groups[] = {
  1305. "pcm1_in_out_mfp",
  1306. "spi0_sclk_mosi_mfp",
  1307. };
  1308. static const char * const i2c4_groups[] = {
  1309. "uart4_rx_tx_mfp",
  1310. };
  1311. static const char * const i2c5_groups[] = {
  1312. "uart0_rx_mfp",
  1313. "uart0_tx_mfp",
  1314. };
  1315. static const char * const lvds_groups[] = {
  1316. "lvds_oep_odn_mfp",
  1317. "lvds_ocp_obn_mfp",
  1318. "lvds_oap_oan_mfp",
  1319. "lvds_e_mfp",
  1320. };
  1321. static const char * const usb20_groups[] = {
  1322. "eram_a9_mfp",
  1323. };
  1324. static const char * const usb30_groups[] = {
  1325. "eram_a10_mfp",
  1326. };
  1327. static const char * const gpu_groups[] = {
  1328. "sd0_d0_mfp",
  1329. "sd0_d1_mfp",
  1330. "sd0_d2_d3_mfp",
  1331. "sd0_cmd_mfp",
  1332. "sd0_clk_mfp",
  1333. };
  1334. static const char * const mipi_csi0_groups[] = {
  1335. "csi0_dn0_dp3_mfp",
  1336. };
  1337. static const char * const mipi_csi1_groups[] = {
  1338. "csi1_dn0_cp_mfp",
  1339. };
  1340. static const char * const mipi_dsi_groups[] = {
  1341. "dsi_dp3_dn1_mfp",
  1342. "dsi_cp_dn0_mfp",
  1343. "dsi_dp2_dn2_mfp",
  1344. "mipi_dsi_dummy",
  1345. };
  1346. static const char * const nand0_groups[] = {
  1347. "nand0_d0_ceb3_mfp",
  1348. "nand0_dummy",
  1349. };
  1350. static const char * const nand1_groups[] = {
  1351. "nand1_d0_ceb1_mfp",
  1352. "nand1_ceb3_mfp",
  1353. "nand1_ceb0_mfp",
  1354. "nand1_dummy",
  1355. };
  1356. static const char * const spdif_groups[] = {
  1357. "uart0_tx_mfp",
  1358. };
  1359. static const char * const sirq0_groups[] = {
  1360. "sirq0_mfp",
  1361. "sirq0_dummy",
  1362. };
  1363. static const char * const sirq1_groups[] = {
  1364. "sirq1_mfp",
  1365. "sirq1_dummy",
  1366. };
  1367. static const char * const sirq2_groups[] = {
  1368. "sirq2_dummy",
  1369. };
  1370. #define FUNCTION(fname) \
  1371. { \
  1372. .name = #fname, \
  1373. .groups = fname##_groups, \
  1374. .ngroups = ARRAY_SIZE(fname##_groups), \
  1375. }
  1376. static const struct owl_pinmux_func s900_functions[] = {
  1377. [S900_MUX_ERAM] = FUNCTION(eram),
  1378. [S900_MUX_ETH_RMII] = FUNCTION(eth_rmii),
  1379. [S900_MUX_ETH_SMII] = FUNCTION(eth_smii),
  1380. [S900_MUX_SPI0] = FUNCTION(spi0),
  1381. [S900_MUX_SPI1] = FUNCTION(spi1),
  1382. [S900_MUX_SPI2] = FUNCTION(spi2),
  1383. [S900_MUX_SPI3] = FUNCTION(spi3),
  1384. [S900_MUX_SENS0] = FUNCTION(sens0),
  1385. [S900_MUX_UART0] = FUNCTION(uart0),
  1386. [S900_MUX_UART1] = FUNCTION(uart1),
  1387. [S900_MUX_UART2] = FUNCTION(uart2),
  1388. [S900_MUX_UART3] = FUNCTION(uart3),
  1389. [S900_MUX_UART4] = FUNCTION(uart4),
  1390. [S900_MUX_UART5] = FUNCTION(uart5),
  1391. [S900_MUX_UART6] = FUNCTION(uart6),
  1392. [S900_MUX_I2S0] = FUNCTION(i2s0),
  1393. [S900_MUX_I2S1] = FUNCTION(i2s1),
  1394. [S900_MUX_PCM0] = FUNCTION(pcm0),
  1395. [S900_MUX_PCM1] = FUNCTION(pcm1),
  1396. [S900_MUX_JTAG] = FUNCTION(jtag),
  1397. [S900_MUX_PWM0] = FUNCTION(pwm0),
  1398. [S900_MUX_PWM1] = FUNCTION(pwm1),
  1399. [S900_MUX_PWM2] = FUNCTION(pwm2),
  1400. [S900_MUX_PWM3] = FUNCTION(pwm3),
  1401. [S900_MUX_PWM4] = FUNCTION(pwm4),
  1402. [S900_MUX_PWM5] = FUNCTION(pwm5),
  1403. [S900_MUX_SD0] = FUNCTION(sd0),
  1404. [S900_MUX_SD1] = FUNCTION(sd1),
  1405. [S900_MUX_SD2] = FUNCTION(sd2),
  1406. [S900_MUX_SD3] = FUNCTION(sd3),
  1407. [S900_MUX_I2C0] = FUNCTION(i2c0),
  1408. [S900_MUX_I2C1] = FUNCTION(i2c1),
  1409. [S900_MUX_I2C2] = FUNCTION(i2c2),
  1410. [S900_MUX_I2C3] = FUNCTION(i2c3),
  1411. [S900_MUX_I2C4] = FUNCTION(i2c4),
  1412. [S900_MUX_I2C5] = FUNCTION(i2c5),
  1413. [S900_MUX_LVDS] = FUNCTION(lvds),
  1414. [S900_MUX_USB30] = FUNCTION(usb30),
  1415. [S900_MUX_USB20] = FUNCTION(usb20),
  1416. [S900_MUX_GPU] = FUNCTION(gpu),
  1417. [S900_MUX_MIPI_CSI0] = FUNCTION(mipi_csi0),
  1418. [S900_MUX_MIPI_CSI1] = FUNCTION(mipi_csi1),
  1419. [S900_MUX_MIPI_DSI] = FUNCTION(mipi_dsi),
  1420. [S900_MUX_NAND0] = FUNCTION(nand0),
  1421. [S900_MUX_NAND1] = FUNCTION(nand1),
  1422. [S900_MUX_SPDIF] = FUNCTION(spdif),
  1423. [S900_MUX_SIRQ0] = FUNCTION(sirq0),
  1424. [S900_MUX_SIRQ1] = FUNCTION(sirq1),
  1425. [S900_MUX_SIRQ2] = FUNCTION(sirq2)
  1426. };
  1427. /* PAD PULL UP/DOWN CONFIGURES */
  1428. #define PULLCTL_CONF(pull_reg, pull_sft, pull_wdt) \
  1429. { \
  1430. .reg = PAD_PULLCTL##pull_reg, \
  1431. .shift = pull_sft, \
  1432. .width = pull_wdt, \
  1433. }
  1434. #define PAD_PULLCTL_CONF(pad_name, pull_reg, pull_sft, pull_wdt) \
  1435. struct owl_pullctl pad_name##_pullctl_conf \
  1436. = PULLCTL_CONF(pull_reg, pull_sft, pull_wdt)
  1437. #define ST_CONF(st_reg, st_sft, st_wdt) \
  1438. { \
  1439. .reg = PAD_ST##st_reg, \
  1440. .shift = st_sft, \
  1441. .width = st_wdt, \
  1442. }
  1443. #define PAD_ST_CONF(pad_name, st_reg, st_sft, st_wdt) \
  1444. struct owl_st pad_name##_st_conf \
  1445. = ST_CONF(st_reg, st_sft, st_wdt)
  1446. /* PAD_PULLCTL0 */
  1447. static PAD_PULLCTL_CONF(ETH_RXER, 0, 18, 2);
  1448. static PAD_PULLCTL_CONF(SIRQ0, 0, 16, 2);
  1449. static PAD_PULLCTL_CONF(SIRQ1, 0, 14, 2);
  1450. static PAD_PULLCTL_CONF(SIRQ2, 0, 12, 2);
  1451. static PAD_PULLCTL_CONF(I2C0_SDATA, 0, 10, 2);
  1452. static PAD_PULLCTL_CONF(I2C0_SCLK, 0, 8, 2);
  1453. static PAD_PULLCTL_CONF(ERAM_A5, 0, 6, 2);
  1454. static PAD_PULLCTL_CONF(ERAM_A6, 0, 4, 2);
  1455. static PAD_PULLCTL_CONF(ERAM_A7, 0, 2, 2);
  1456. static PAD_PULLCTL_CONF(ERAM_A10, 0, 0, 2);
  1457. /* PAD_PULLCTL1 */
  1458. static PAD_PULLCTL_CONF(PCM1_IN, 1, 30, 2);
  1459. static PAD_PULLCTL_CONF(PCM1_OUT, 1, 28, 2);
  1460. static PAD_PULLCTL_CONF(SD0_D0, 1, 26, 2);
  1461. static PAD_PULLCTL_CONF(SD0_D1, 1, 24, 2);
  1462. static PAD_PULLCTL_CONF(SD0_D2, 1, 22, 2);
  1463. static PAD_PULLCTL_CONF(SD0_D3, 1, 20, 2);
  1464. static PAD_PULLCTL_CONF(SD0_CMD, 1, 18, 2);
  1465. static PAD_PULLCTL_CONF(SD0_CLK, 1, 16, 2);
  1466. static PAD_PULLCTL_CONF(SD1_CMD, 1, 14, 2);
  1467. static PAD_PULLCTL_CONF(SD1_D0, 1, 12, 2);
  1468. static PAD_PULLCTL_CONF(SD1_D1, 1, 10, 2);
  1469. static PAD_PULLCTL_CONF(SD1_D2, 1, 8, 2);
  1470. static PAD_PULLCTL_CONF(SD1_D3, 1, 6, 2);
  1471. static PAD_PULLCTL_CONF(UART0_RX, 1, 4, 2);
  1472. static PAD_PULLCTL_CONF(UART0_TX, 1, 2, 2);
  1473. /* PAD_PULLCTL2 */
  1474. static PAD_PULLCTL_CONF(I2C2_SDATA, 2, 26, 2);
  1475. static PAD_PULLCTL_CONF(I2C2_SCLK, 2, 24, 2);
  1476. static PAD_PULLCTL_CONF(SPI0_SCLK, 2, 22, 2);
  1477. static PAD_PULLCTL_CONF(SPI0_MOSI, 2, 20, 2);
  1478. static PAD_PULLCTL_CONF(I2C1_SDATA, 2, 18, 2);
  1479. static PAD_PULLCTL_CONF(I2C1_SCLK, 2, 16, 2);
  1480. static PAD_PULLCTL_CONF(NAND0_D0, 2, 15, 1);
  1481. static PAD_PULLCTL_CONF(NAND0_D1, 2, 15, 1);
  1482. static PAD_PULLCTL_CONF(NAND0_D2, 2, 15, 1);
  1483. static PAD_PULLCTL_CONF(NAND0_D3, 2, 15, 1);
  1484. static PAD_PULLCTL_CONF(NAND0_D4, 2, 15, 1);
  1485. static PAD_PULLCTL_CONF(NAND0_D5, 2, 15, 1);
  1486. static PAD_PULLCTL_CONF(NAND0_D6, 2, 15, 1);
  1487. static PAD_PULLCTL_CONF(NAND0_D7, 2, 15, 1);
  1488. static PAD_PULLCTL_CONF(NAND0_DQSN, 2, 14, 1);
  1489. static PAD_PULLCTL_CONF(NAND0_DQS, 2, 13, 1);
  1490. static PAD_PULLCTL_CONF(NAND1_D0, 2, 12, 1);
  1491. static PAD_PULLCTL_CONF(NAND1_D1, 2, 12, 1);
  1492. static PAD_PULLCTL_CONF(NAND1_D2, 2, 12, 1);
  1493. static PAD_PULLCTL_CONF(NAND1_D3, 2, 12, 1);
  1494. static PAD_PULLCTL_CONF(NAND1_D4, 2, 12, 1);
  1495. static PAD_PULLCTL_CONF(NAND1_D5, 2, 12, 1);
  1496. static PAD_PULLCTL_CONF(NAND1_D6, 2, 12, 1);
  1497. static PAD_PULLCTL_CONF(NAND1_D7, 2, 12, 1);
  1498. static PAD_PULLCTL_CONF(NAND1_DQSN, 2, 11, 1);
  1499. static PAD_PULLCTL_CONF(NAND1_DQS, 2, 10, 1);
  1500. static PAD_PULLCTL_CONF(SGPIO2, 2, 8, 2);
  1501. static PAD_PULLCTL_CONF(SGPIO3, 2, 6, 2);
  1502. static PAD_PULLCTL_CONF(UART4_RX, 2, 4, 2);
  1503. static PAD_PULLCTL_CONF(UART4_TX, 2, 2, 2);
  1504. /* PAD_ST0 */
  1505. static PAD_ST_CONF(I2C0_SDATA, 0, 30, 1);
  1506. static PAD_ST_CONF(UART0_RX, 0, 29, 1);
  1507. static PAD_ST_CONF(ETH_MDC, 0, 28, 1);
  1508. static PAD_ST_CONF(I2S_MCLK1, 0, 23, 1);
  1509. static PAD_ST_CONF(ETH_REF_CLK, 0, 22, 1);
  1510. static PAD_ST_CONF(ETH_TXEN, 0, 21, 1);
  1511. static PAD_ST_CONF(ETH_TXD0, 0, 20, 1);
  1512. static PAD_ST_CONF(I2S_LRCLK1, 0, 19, 1);
  1513. static PAD_ST_CONF(SGPIO2, 0, 18, 1);
  1514. static PAD_ST_CONF(SGPIO3, 0, 17, 1);
  1515. static PAD_ST_CONF(UART4_TX, 0, 16, 1);
  1516. static PAD_ST_CONF(I2S_D1, 0, 15, 1);
  1517. static PAD_ST_CONF(UART0_TX, 0, 14, 1);
  1518. static PAD_ST_CONF(SPI0_SCLK, 0, 13, 1);
  1519. static PAD_ST_CONF(SD0_CLK, 0, 12, 1);
  1520. static PAD_ST_CONF(ERAM_A5, 0, 11, 1);
  1521. static PAD_ST_CONF(I2C0_SCLK, 0, 7, 1);
  1522. static PAD_ST_CONF(ERAM_A9, 0, 6, 1);
  1523. static PAD_ST_CONF(LVDS_OEP, 0, 5, 1);
  1524. static PAD_ST_CONF(LVDS_ODN, 0, 4, 1);
  1525. static PAD_ST_CONF(LVDS_OAP, 0, 3, 1);
  1526. static PAD_ST_CONF(I2S_BCLK1, 0, 2, 1);
  1527. /* PAD_ST1 */
  1528. static PAD_ST_CONF(I2S_LRCLK0, 1, 29, 1);
  1529. static PAD_ST_CONF(UART4_RX, 1, 28, 1);
  1530. static PAD_ST_CONF(UART3_CTSB, 1, 27, 1);
  1531. static PAD_ST_CONF(UART3_RTSB, 1, 26, 1);
  1532. static PAD_ST_CONF(UART3_RX, 1, 25, 1);
  1533. static PAD_ST_CONF(UART2_RTSB, 1, 24, 1);
  1534. static PAD_ST_CONF(UART2_CTSB, 1, 23, 1);
  1535. static PAD_ST_CONF(UART2_RX, 1, 22, 1);
  1536. static PAD_ST_CONF(ETH_RXD0, 1, 21, 1);
  1537. static PAD_ST_CONF(ETH_RXD1, 1, 20, 1);
  1538. static PAD_ST_CONF(ETH_CRS_DV, 1, 19, 1);
  1539. static PAD_ST_CONF(ETH_RXER, 1, 18, 1);
  1540. static PAD_ST_CONF(ETH_TXD1, 1, 17, 1);
  1541. static PAD_ST_CONF(LVDS_OCP, 1, 16, 1);
  1542. static PAD_ST_CONF(LVDS_OBP, 1, 15, 1);
  1543. static PAD_ST_CONF(LVDS_OBN, 1, 14, 1);
  1544. static PAD_ST_CONF(PCM1_OUT, 1, 12, 1);
  1545. static PAD_ST_CONF(PCM1_CLK, 1, 11, 1);
  1546. static PAD_ST_CONF(PCM1_IN, 1, 10, 1);
  1547. static PAD_ST_CONF(PCM1_SYNC, 1, 9, 1);
  1548. static PAD_ST_CONF(I2C1_SCLK, 1, 8, 1);
  1549. static PAD_ST_CONF(I2C1_SDATA, 1, 7, 1);
  1550. static PAD_ST_CONF(I2C2_SCLK, 1, 6, 1);
  1551. static PAD_ST_CONF(I2C2_SDATA, 1, 5, 1);
  1552. static PAD_ST_CONF(SPI0_MOSI, 1, 4, 1);
  1553. static PAD_ST_CONF(SPI0_MISO, 1, 3, 1);
  1554. static PAD_ST_CONF(SPI0_SS, 1, 2, 1);
  1555. static PAD_ST_CONF(I2S_BCLK0, 1, 1, 1);
  1556. static PAD_ST_CONF(I2S_MCLK0, 1, 0, 1);
  1557. #define PAD_INFO(name) \
  1558. { \
  1559. .pad = name, \
  1560. .pullctl = NULL, \
  1561. .st = NULL, \
  1562. }
  1563. #define PAD_INFO_ST(name) \
  1564. { \
  1565. .pad = name, \
  1566. .pullctl = NULL, \
  1567. .st = &name##_st_conf, \
  1568. }
  1569. #define PAD_INFO_PULLCTL(name) \
  1570. { \
  1571. .pad = name, \
  1572. .pullctl = &name##_pullctl_conf, \
  1573. .st = NULL, \
  1574. }
  1575. #define PAD_INFO_PULLCTL_ST(name) \
  1576. { \
  1577. .pad = name, \
  1578. .pullctl = &name##_pullctl_conf, \
  1579. .st = &name##_st_conf, \
  1580. }
  1581. /* Pad info table */
  1582. static struct owl_padinfo s900_padinfo[NUM_PADS] = {
  1583. [ETH_TXD0] = PAD_INFO_ST(ETH_TXD0),
  1584. [ETH_TXD1] = PAD_INFO_ST(ETH_TXD1),
  1585. [ETH_TXEN] = PAD_INFO_ST(ETH_TXEN),
  1586. [ETH_RXER] = PAD_INFO_PULLCTL_ST(ETH_RXER),
  1587. [ETH_CRS_DV] = PAD_INFO_ST(ETH_CRS_DV),
  1588. [ETH_RXD1] = PAD_INFO_ST(ETH_RXD1),
  1589. [ETH_RXD0] = PAD_INFO_ST(ETH_RXD0),
  1590. [ETH_REF_CLK] = PAD_INFO_ST(ETH_REF_CLK),
  1591. [ETH_MDC] = PAD_INFO_ST(ETH_MDC),
  1592. [ETH_MDIO] = PAD_INFO(ETH_MDIO),
  1593. [SIRQ0] = PAD_INFO_PULLCTL(SIRQ0),
  1594. [SIRQ1] = PAD_INFO_PULLCTL(SIRQ1),
  1595. [SIRQ2] = PAD_INFO_PULLCTL(SIRQ2),
  1596. [I2S_D0] = PAD_INFO(I2S_D0),
  1597. [I2S_BCLK0] = PAD_INFO_ST(I2S_BCLK0),
  1598. [I2S_LRCLK0] = PAD_INFO_ST(I2S_LRCLK0),
  1599. [I2S_MCLK0] = PAD_INFO_ST(I2S_MCLK0),
  1600. [I2S_D1] = PAD_INFO_ST(I2S_D1),
  1601. [I2S_BCLK1] = PAD_INFO_ST(I2S_BCLK1),
  1602. [I2S_LRCLK1] = PAD_INFO_ST(I2S_LRCLK1),
  1603. [I2S_MCLK1] = PAD_INFO_ST(I2S_MCLK1),
  1604. [PCM1_IN] = PAD_INFO_PULLCTL_ST(PCM1_IN),
  1605. [PCM1_CLK] = PAD_INFO_ST(PCM1_CLK),
  1606. [PCM1_SYNC] = PAD_INFO_ST(PCM1_SYNC),
  1607. [PCM1_OUT] = PAD_INFO_PULLCTL_ST(PCM1_OUT),
  1608. [ERAM_A5] = PAD_INFO_PULLCTL_ST(ERAM_A5),
  1609. [ERAM_A6] = PAD_INFO_PULLCTL(ERAM_A6),
  1610. [ERAM_A7] = PAD_INFO_PULLCTL(ERAM_A7),
  1611. [ERAM_A8] = PAD_INFO(ERAM_A8),
  1612. [ERAM_A9] = PAD_INFO_ST(ERAM_A9),
  1613. [ERAM_A10] = PAD_INFO_PULLCTL(ERAM_A10),
  1614. [ERAM_A11] = PAD_INFO(ERAM_A11),
  1615. [LVDS_OEP] = PAD_INFO_ST(LVDS_OEP),
  1616. [LVDS_OEN] = PAD_INFO(LVDS_OEN),
  1617. [LVDS_ODP] = PAD_INFO(LVDS_ODP),
  1618. [LVDS_ODN] = PAD_INFO_ST(LVDS_ODN),
  1619. [LVDS_OCP] = PAD_INFO_ST(LVDS_OCP),
  1620. [LVDS_OCN] = PAD_INFO(LVDS_OCN),
  1621. [LVDS_OBP] = PAD_INFO_ST(LVDS_OBP),
  1622. [LVDS_OBN] = PAD_INFO_ST(LVDS_OBN),
  1623. [LVDS_OAP] = PAD_INFO_ST(LVDS_OAP),
  1624. [LVDS_OAN] = PAD_INFO(LVDS_OAN),
  1625. [LVDS_EEP] = PAD_INFO(LVDS_EEP),
  1626. [LVDS_EEN] = PAD_INFO(LVDS_EEN),
  1627. [LVDS_EDP] = PAD_INFO(LVDS_EDP),
  1628. [LVDS_EDN] = PAD_INFO(LVDS_EDN),
  1629. [LVDS_ECP] = PAD_INFO(LVDS_ECP),
  1630. [LVDS_ECN] = PAD_INFO(LVDS_ECN),
  1631. [LVDS_EBP] = PAD_INFO(LVDS_EBP),
  1632. [LVDS_EBN] = PAD_INFO(LVDS_EBN),
  1633. [LVDS_EAP] = PAD_INFO(LVDS_EAP),
  1634. [LVDS_EAN] = PAD_INFO(LVDS_EAN),
  1635. [SD0_D0] = PAD_INFO_PULLCTL(SD0_D0),
  1636. [SD0_D1] = PAD_INFO_PULLCTL(SD0_D1),
  1637. [SD0_D2] = PAD_INFO_PULLCTL(SD0_D2),
  1638. [SD0_D3] = PAD_INFO_PULLCTL(SD0_D3),
  1639. [SD1_D0] = PAD_INFO_PULLCTL(SD1_D0),
  1640. [SD1_D1] = PAD_INFO_PULLCTL(SD1_D1),
  1641. [SD1_D2] = PAD_INFO_PULLCTL(SD1_D2),
  1642. [SD1_D3] = PAD_INFO_PULLCTL(SD1_D3),
  1643. [SD0_CMD] = PAD_INFO_PULLCTL(SD0_CMD),
  1644. [SD0_CLK] = PAD_INFO_PULLCTL_ST(SD0_CLK),
  1645. [SD1_CMD] = PAD_INFO_PULLCTL(SD1_CMD),
  1646. [SD1_CLK] = PAD_INFO(SD1_CLK),
  1647. [SPI0_SCLK] = PAD_INFO_PULLCTL_ST(SPI0_SCLK),
  1648. [SPI0_SS] = PAD_INFO_ST(SPI0_SS),
  1649. [SPI0_MISO] = PAD_INFO_ST(SPI0_MISO),
  1650. [SPI0_MOSI] = PAD_INFO_PULLCTL_ST(SPI0_MOSI),
  1651. [UART0_RX] = PAD_INFO_PULLCTL_ST(UART0_RX),
  1652. [UART0_TX] = PAD_INFO_PULLCTL_ST(UART0_TX),
  1653. [UART2_RX] = PAD_INFO_ST(UART2_RX),
  1654. [UART2_TX] = PAD_INFO(UART2_TX),
  1655. [UART2_RTSB] = PAD_INFO_ST(UART2_RTSB),
  1656. [UART2_CTSB] = PAD_INFO_ST(UART2_CTSB),
  1657. [UART3_RX] = PAD_INFO_ST(UART3_RX),
  1658. [UART3_TX] = PAD_INFO(UART3_TX),
  1659. [UART3_RTSB] = PAD_INFO_ST(UART3_RTSB),
  1660. [UART3_CTSB] = PAD_INFO_ST(UART3_CTSB),
  1661. [UART4_RX] = PAD_INFO_PULLCTL_ST(UART4_RX),
  1662. [UART4_TX] = PAD_INFO_PULLCTL_ST(UART4_TX),
  1663. [I2C0_SCLK] = PAD_INFO_PULLCTL_ST(I2C0_SCLK),
  1664. [I2C0_SDATA] = PAD_INFO_PULLCTL_ST(I2C0_SDATA),
  1665. [I2C1_SCLK] = PAD_INFO_PULLCTL_ST(I2C1_SCLK),
  1666. [I2C1_SDATA] = PAD_INFO_PULLCTL_ST(I2C1_SDATA),
  1667. [I2C2_SCLK] = PAD_INFO_PULLCTL_ST(I2C2_SCLK),
  1668. [I2C2_SDATA] = PAD_INFO_PULLCTL_ST(I2C2_SDATA),
  1669. [CSI0_DN0] = PAD_INFO(CSI0_DN0),
  1670. [CSI0_DP0] = PAD_INFO(CSI0_DP0),
  1671. [CSI0_DN1] = PAD_INFO(CSI0_DN1),
  1672. [CSI0_DP1] = PAD_INFO(CSI0_DP1),
  1673. [CSI0_CN] = PAD_INFO(CSI0_CN),
  1674. [CSI0_CP] = PAD_INFO(CSI0_CP),
  1675. [CSI0_DN2] = PAD_INFO(CSI0_DN2),
  1676. [CSI0_DP2] = PAD_INFO(CSI0_DP2),
  1677. [CSI0_DN3] = PAD_INFO(CSI0_DN3),
  1678. [CSI0_DP3] = PAD_INFO(CSI0_DP3),
  1679. [DSI_DP3] = PAD_INFO(DSI_DP3),
  1680. [DSI_DN3] = PAD_INFO(DSI_DN3),
  1681. [DSI_DP1] = PAD_INFO(DSI_DP1),
  1682. [DSI_DN1] = PAD_INFO(DSI_DN1),
  1683. [DSI_CP] = PAD_INFO(DSI_CP),
  1684. [DSI_CN] = PAD_INFO(DSI_CN),
  1685. [DSI_DP0] = PAD_INFO(DSI_DP0),
  1686. [DSI_DN0] = PAD_INFO(DSI_DN0),
  1687. [DSI_DP2] = PAD_INFO(DSI_DP2),
  1688. [DSI_DN2] = PAD_INFO(DSI_DN2),
  1689. [SENSOR0_PCLK] = PAD_INFO(SENSOR0_PCLK),
  1690. [CSI1_DN0] = PAD_INFO(CSI1_DN0),
  1691. [CSI1_DP0] = PAD_INFO(CSI1_DP0),
  1692. [CSI1_DN1] = PAD_INFO(CSI1_DN1),
  1693. [CSI1_DP1] = PAD_INFO(CSI1_DP1),
  1694. [CSI1_CN] = PAD_INFO(CSI1_CN),
  1695. [CSI1_CP] = PAD_INFO(CSI1_CP),
  1696. [SENSOR0_CKOUT] = PAD_INFO(SENSOR0_CKOUT),
  1697. [NAND0_D0] = PAD_INFO_PULLCTL(NAND0_D0),
  1698. [NAND0_D1] = PAD_INFO_PULLCTL(NAND0_D1),
  1699. [NAND0_D2] = PAD_INFO_PULLCTL(NAND0_D2),
  1700. [NAND0_D3] = PAD_INFO_PULLCTL(NAND0_D3),
  1701. [NAND0_D4] = PAD_INFO_PULLCTL(NAND0_D4),
  1702. [NAND0_D5] = PAD_INFO_PULLCTL(NAND0_D5),
  1703. [NAND0_D6] = PAD_INFO_PULLCTL(NAND0_D6),
  1704. [NAND0_D7] = PAD_INFO_PULLCTL(NAND0_D7),
  1705. [NAND0_DQS] = PAD_INFO_PULLCTL(NAND0_DQS),
  1706. [NAND0_DQSN] = PAD_INFO_PULLCTL(NAND0_DQSN),
  1707. [NAND0_ALE] = PAD_INFO(NAND0_ALE),
  1708. [NAND0_CLE] = PAD_INFO(NAND0_CLE),
  1709. [NAND0_CEB0] = PAD_INFO(NAND0_CEB0),
  1710. [NAND0_CEB1] = PAD_INFO(NAND0_CEB1),
  1711. [NAND0_CEB2] = PAD_INFO(NAND0_CEB2),
  1712. [NAND0_CEB3] = PAD_INFO(NAND0_CEB3),
  1713. [NAND1_D0] = PAD_INFO_PULLCTL(NAND1_D0),
  1714. [NAND1_D1] = PAD_INFO_PULLCTL(NAND1_D1),
  1715. [NAND1_D2] = PAD_INFO_PULLCTL(NAND1_D2),
  1716. [NAND1_D3] = PAD_INFO_PULLCTL(NAND1_D3),
  1717. [NAND1_D4] = PAD_INFO_PULLCTL(NAND1_D4),
  1718. [NAND1_D5] = PAD_INFO_PULLCTL(NAND1_D5),
  1719. [NAND1_D6] = PAD_INFO_PULLCTL(NAND1_D6),
  1720. [NAND1_D7] = PAD_INFO_PULLCTL(NAND1_D7),
  1721. [NAND1_DQS] = PAD_INFO_PULLCTL(NAND1_DQS),
  1722. [NAND1_DQSN] = PAD_INFO_PULLCTL(NAND1_DQSN),
  1723. [NAND1_ALE] = PAD_INFO(NAND1_ALE),
  1724. [NAND1_CLE] = PAD_INFO(NAND1_CLE),
  1725. [NAND1_CEB0] = PAD_INFO(NAND1_CEB0),
  1726. [NAND1_CEB1] = PAD_INFO(NAND1_CEB1),
  1727. [NAND1_CEB2] = PAD_INFO(NAND1_CEB2),
  1728. [NAND1_CEB3] = PAD_INFO(NAND1_CEB3),
  1729. [SGPIO0] = PAD_INFO(SGPIO0),
  1730. [SGPIO1] = PAD_INFO(SGPIO1),
  1731. [SGPIO2] = PAD_INFO_PULLCTL_ST(SGPIO2),
  1732. [SGPIO3] = PAD_INFO_PULLCTL_ST(SGPIO3)
  1733. };
  1734. #define OWL_GPIO_PORT(port, base, count, _outen, _inen, _dat, \
  1735. _intc_ctl, _intc_pd, _intc_msk, _intc_type) \
  1736. [OWL_GPIO_PORT_##port] = { \
  1737. .offset = base, \
  1738. .pins = count, \
  1739. .outen = _outen, \
  1740. .inen = _inen, \
  1741. .dat = _dat, \
  1742. .intc_ctl = _intc_ctl, \
  1743. .intc_pd = _intc_pd, \
  1744. .intc_msk = _intc_msk, \
  1745. .intc_type = _intc_type, \
  1746. }
  1747. static const struct owl_gpio_port s900_gpio_ports[] = {
  1748. OWL_GPIO_PORT(A, 0x0000, 32, 0x0, 0x4, 0x8, 0x204, 0x208, 0x20C, 0x240),
  1749. OWL_GPIO_PORT(B, 0x000C, 32, 0x0, 0x4, 0x8, 0x534, 0x204, 0x208, 0x23C),
  1750. OWL_GPIO_PORT(C, 0x0018, 12, 0x0, 0x4, 0x8, 0x52C, 0x200, 0x204, 0x238),
  1751. OWL_GPIO_PORT(D, 0x0024, 30, 0x0, 0x4, 0x8, 0x524, 0x1FC, 0x200, 0x234),
  1752. OWL_GPIO_PORT(E, 0x0030, 32, 0x0, 0x4, 0x8, 0x51C, 0x1F8, 0x1FC, 0x230),
  1753. OWL_GPIO_PORT(F, 0x00F0, 8, 0x0, 0x4, 0x8, 0x460, 0x140, 0x144, 0x178)
  1754. };
  1755. static struct owl_pinctrl_soc_data s900_pinctrl_data = {
  1756. .padinfo = s900_padinfo,
  1757. .pins = (const struct pinctrl_pin_desc *)s900_pads,
  1758. .npins = ARRAY_SIZE(s900_pads),
  1759. .functions = s900_functions,
  1760. .nfunctions = ARRAY_SIZE(s900_functions),
  1761. .groups = s900_groups,
  1762. .ngroups = ARRAY_SIZE(s900_groups),
  1763. .ngpios = NUM_GPIOS,
  1764. .ports = s900_gpio_ports,
  1765. .nports = ARRAY_SIZE(s900_gpio_ports)
  1766. };
  1767. static int s900_pinctrl_probe(struct platform_device *pdev)
  1768. {
  1769. return owl_pinctrl_probe(pdev, &s900_pinctrl_data);
  1770. }
  1771. static const struct of_device_id s900_pinctrl_of_match[] = {
  1772. { .compatible = "actions,s900-pinctrl", },
  1773. { }
  1774. };
  1775. static struct platform_driver s900_pinctrl_driver = {
  1776. .driver = {
  1777. .name = "pinctrl-s900",
  1778. .of_match_table = of_match_ptr(s900_pinctrl_of_match),
  1779. },
  1780. .probe = s900_pinctrl_probe,
  1781. };
  1782. static int __init s900_pinctrl_init(void)
  1783. {
  1784. return platform_driver_register(&s900_pinctrl_driver);
  1785. }
  1786. arch_initcall(s900_pinctrl_init);
  1787. static void __exit s900_pinctrl_exit(void)
  1788. {
  1789. platform_driver_unregister(&s900_pinctrl_driver);
  1790. }
  1791. module_exit(s900_pinctrl_exit);
  1792. MODULE_AUTHOR("Actions Semi Inc.");
  1793. MODULE_AUTHOR("Manivannan Sadhasivam <manivannan.sadhasivam@linaro.org>");
  1794. MODULE_DESCRIPTION("Actions Semi S900 SoC Pinctrl Driver");
  1795. MODULE_LICENSE("GPL");