spi-at91-usart.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Driver for AT91 USART Controllers as SPI
  4. //
  5. // Copyright (C) 2018 Microchip Technology Inc.
  6. //
  7. // Author: Radu Pirea <radu.pirea@microchip.com>
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/of_gpio.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/spi/spi.h>
  16. #define US_CR 0x00
  17. #define US_MR 0x04
  18. #define US_IER 0x08
  19. #define US_IDR 0x0C
  20. #define US_CSR 0x14
  21. #define US_RHR 0x18
  22. #define US_THR 0x1C
  23. #define US_BRGR 0x20
  24. #define US_VERSION 0xFC
  25. #define US_CR_RSTRX BIT(2)
  26. #define US_CR_RSTTX BIT(3)
  27. #define US_CR_RXEN BIT(4)
  28. #define US_CR_RXDIS BIT(5)
  29. #define US_CR_TXEN BIT(6)
  30. #define US_CR_TXDIS BIT(7)
  31. #define US_MR_SPI_MASTER 0x0E
  32. #define US_MR_CHRL GENMASK(7, 6)
  33. #define US_MR_CPHA BIT(8)
  34. #define US_MR_CPOL BIT(16)
  35. #define US_MR_CLKO BIT(18)
  36. #define US_MR_WRDBT BIT(20)
  37. #define US_MR_LOOP BIT(15)
  38. #define US_IR_RXRDY BIT(0)
  39. #define US_IR_TXRDY BIT(1)
  40. #define US_IR_OVRE BIT(5)
  41. #define US_BRGR_SIZE BIT(16)
  42. #define US_MIN_CLK_DIV 0x06
  43. #define US_MAX_CLK_DIV BIT(16)
  44. #define US_RESET (US_CR_RSTRX | US_CR_RSTTX)
  45. #define US_DISABLE (US_CR_RXDIS | US_CR_TXDIS)
  46. #define US_ENABLE (US_CR_RXEN | US_CR_TXEN)
  47. #define US_OVRE_RXRDY_IRQS (US_IR_OVRE | US_IR_RXRDY)
  48. #define US_INIT \
  49. (US_MR_SPI_MASTER | US_MR_CHRL | US_MR_CLKO | US_MR_WRDBT)
  50. /* Register access macros */
  51. #define at91_usart_spi_readl(port, reg) \
  52. readl_relaxed((port)->regs + US_##reg)
  53. #define at91_usart_spi_writel(port, reg, value) \
  54. writel_relaxed((value), (port)->regs + US_##reg)
  55. #define at91_usart_spi_readb(port, reg) \
  56. readb_relaxed((port)->regs + US_##reg)
  57. #define at91_usart_spi_writeb(port, reg, value) \
  58. writeb_relaxed((value), (port)->regs + US_##reg)
  59. struct at91_usart_spi {
  60. struct spi_transfer *current_transfer;
  61. void __iomem *regs;
  62. struct device *dev;
  63. struct clk *clk;
  64. /*used in interrupt to protect data reading*/
  65. spinlock_t lock;
  66. int irq;
  67. unsigned int current_tx_remaining_bytes;
  68. unsigned int current_rx_remaining_bytes;
  69. u32 spi_clk;
  70. u32 status;
  71. bool xfer_failed;
  72. };
  73. static inline u32 at91_usart_spi_tx_ready(struct at91_usart_spi *aus)
  74. {
  75. return aus->status & US_IR_TXRDY;
  76. }
  77. static inline u32 at91_usart_spi_rx_ready(struct at91_usart_spi *aus)
  78. {
  79. return aus->status & US_IR_RXRDY;
  80. }
  81. static inline u32 at91_usart_spi_check_overrun(struct at91_usart_spi *aus)
  82. {
  83. return aus->status & US_IR_OVRE;
  84. }
  85. static inline u32 at91_usart_spi_read_status(struct at91_usart_spi *aus)
  86. {
  87. aus->status = at91_usart_spi_readl(aus, CSR);
  88. return aus->status;
  89. }
  90. static inline void at91_usart_spi_tx(struct at91_usart_spi *aus)
  91. {
  92. unsigned int len = aus->current_transfer->len;
  93. unsigned int remaining = aus->current_tx_remaining_bytes;
  94. const u8 *tx_buf = aus->current_transfer->tx_buf;
  95. if (!remaining)
  96. return;
  97. if (at91_usart_spi_tx_ready(aus)) {
  98. at91_usart_spi_writeb(aus, THR, tx_buf[len - remaining]);
  99. aus->current_tx_remaining_bytes--;
  100. }
  101. }
  102. static inline void at91_usart_spi_rx(struct at91_usart_spi *aus)
  103. {
  104. int len = aus->current_transfer->len;
  105. int remaining = aus->current_rx_remaining_bytes;
  106. u8 *rx_buf = aus->current_transfer->rx_buf;
  107. if (!remaining)
  108. return;
  109. rx_buf[len - remaining] = at91_usart_spi_readb(aus, RHR);
  110. aus->current_rx_remaining_bytes--;
  111. }
  112. static inline void
  113. at91_usart_spi_set_xfer_speed(struct at91_usart_spi *aus,
  114. struct spi_transfer *xfer)
  115. {
  116. at91_usart_spi_writel(aus, BRGR,
  117. DIV_ROUND_UP(aus->spi_clk, xfer->speed_hz));
  118. }
  119. static irqreturn_t at91_usart_spi_interrupt(int irq, void *dev_id)
  120. {
  121. struct spi_controller *controller = dev_id;
  122. struct at91_usart_spi *aus = spi_master_get_devdata(controller);
  123. spin_lock(&aus->lock);
  124. at91_usart_spi_read_status(aus);
  125. if (at91_usart_spi_check_overrun(aus)) {
  126. aus->xfer_failed = true;
  127. at91_usart_spi_writel(aus, IDR, US_IR_OVRE | US_IR_RXRDY);
  128. spin_unlock(&aus->lock);
  129. return IRQ_HANDLED;
  130. }
  131. if (at91_usart_spi_rx_ready(aus)) {
  132. at91_usart_spi_rx(aus);
  133. spin_unlock(&aus->lock);
  134. return IRQ_HANDLED;
  135. }
  136. spin_unlock(&aus->lock);
  137. return IRQ_NONE;
  138. }
  139. static int at91_usart_spi_setup(struct spi_device *spi)
  140. {
  141. struct at91_usart_spi *aus = spi_master_get_devdata(spi->controller);
  142. u32 *ausd = spi->controller_state;
  143. unsigned int mr = at91_usart_spi_readl(aus, MR);
  144. u8 bits = spi->bits_per_word;
  145. if (bits != 8) {
  146. dev_dbg(&spi->dev, "Only 8 bits per word are supported\n");
  147. return -EINVAL;
  148. }
  149. if (spi->mode & SPI_CPOL)
  150. mr |= US_MR_CPOL;
  151. else
  152. mr &= ~US_MR_CPOL;
  153. if (spi->mode & SPI_CPHA)
  154. mr |= US_MR_CPHA;
  155. else
  156. mr &= ~US_MR_CPHA;
  157. if (spi->mode & SPI_LOOP)
  158. mr |= US_MR_LOOP;
  159. else
  160. mr &= ~US_MR_LOOP;
  161. if (!ausd) {
  162. ausd = kzalloc(sizeof(*ausd), GFP_KERNEL);
  163. if (!ausd)
  164. return -ENOMEM;
  165. spi->controller_state = ausd;
  166. }
  167. *ausd = mr;
  168. dev_dbg(&spi->dev,
  169. "setup: bpw %u mode 0x%x -> mr %d %08x\n",
  170. bits, spi->mode, spi->chip_select, mr);
  171. return 0;
  172. }
  173. int at91_usart_spi_transfer_one(struct spi_controller *ctlr,
  174. struct spi_device *spi,
  175. struct spi_transfer *xfer)
  176. {
  177. struct at91_usart_spi *aus = spi_master_get_devdata(ctlr);
  178. at91_usart_spi_set_xfer_speed(aus, xfer);
  179. aus->xfer_failed = false;
  180. aus->current_transfer = xfer;
  181. aus->current_tx_remaining_bytes = xfer->len;
  182. aus->current_rx_remaining_bytes = xfer->len;
  183. while ((aus->current_tx_remaining_bytes ||
  184. aus->current_rx_remaining_bytes) && !aus->xfer_failed) {
  185. at91_usart_spi_read_status(aus);
  186. at91_usart_spi_tx(aus);
  187. cpu_relax();
  188. }
  189. if (aus->xfer_failed) {
  190. dev_err(aus->dev, "Overrun!\n");
  191. return -EIO;
  192. }
  193. return 0;
  194. }
  195. int at91_usart_spi_prepare_message(struct spi_controller *ctlr,
  196. struct spi_message *message)
  197. {
  198. struct at91_usart_spi *aus = spi_master_get_devdata(ctlr);
  199. struct spi_device *spi = message->spi;
  200. u32 *ausd = spi->controller_state;
  201. at91_usart_spi_writel(aus, CR, US_ENABLE);
  202. at91_usart_spi_writel(aus, IER, US_OVRE_RXRDY_IRQS);
  203. at91_usart_spi_writel(aus, MR, *ausd);
  204. return 0;
  205. }
  206. int at91_usart_spi_unprepare_message(struct spi_controller *ctlr,
  207. struct spi_message *message)
  208. {
  209. struct at91_usart_spi *aus = spi_master_get_devdata(ctlr);
  210. at91_usart_spi_writel(aus, CR, US_RESET | US_DISABLE);
  211. at91_usart_spi_writel(aus, IDR, US_OVRE_RXRDY_IRQS);
  212. return 0;
  213. }
  214. static void at91_usart_spi_cleanup(struct spi_device *spi)
  215. {
  216. struct at91_usart_spi_device *ausd = spi->controller_state;
  217. spi->controller_state = NULL;
  218. kfree(ausd);
  219. }
  220. static void at91_usart_spi_init(struct at91_usart_spi *aus)
  221. {
  222. at91_usart_spi_writel(aus, MR, US_INIT);
  223. at91_usart_spi_writel(aus, CR, US_RESET | US_DISABLE);
  224. }
  225. static int at91_usart_gpio_setup(struct platform_device *pdev)
  226. {
  227. struct device_node *np = pdev->dev.parent->of_node;
  228. int i;
  229. int ret;
  230. int nb;
  231. if (!np)
  232. return -EINVAL;
  233. nb = of_gpio_named_count(np, "cs-gpios");
  234. for (i = 0; i < nb; i++) {
  235. int cs_gpio = of_get_named_gpio(np, "cs-gpios", i);
  236. if (cs_gpio < 0)
  237. return cs_gpio;
  238. if (gpio_is_valid(cs_gpio)) {
  239. ret = devm_gpio_request_one(&pdev->dev, cs_gpio,
  240. GPIOF_DIR_OUT,
  241. dev_name(&pdev->dev));
  242. if (ret)
  243. return ret;
  244. }
  245. }
  246. return 0;
  247. }
  248. static int at91_usart_spi_probe(struct platform_device *pdev)
  249. {
  250. struct resource *regs;
  251. struct spi_controller *controller;
  252. struct at91_usart_spi *aus;
  253. struct clk *clk;
  254. int irq;
  255. int ret;
  256. regs = platform_get_resource(to_platform_device(pdev->dev.parent),
  257. IORESOURCE_MEM, 0);
  258. if (!regs)
  259. return -EINVAL;
  260. irq = platform_get_irq(to_platform_device(pdev->dev.parent), 0);
  261. if (irq < 0)
  262. return irq;
  263. clk = devm_clk_get(pdev->dev.parent, "usart");
  264. if (IS_ERR(clk))
  265. return PTR_ERR(clk);
  266. ret = -ENOMEM;
  267. controller = spi_alloc_master(&pdev->dev, sizeof(*aus));
  268. if (!controller)
  269. goto at91_usart_spi_probe_fail;
  270. ret = at91_usart_gpio_setup(pdev);
  271. if (ret)
  272. goto at91_usart_spi_probe_fail;
  273. controller->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LOOP | SPI_CS_HIGH;
  274. controller->dev.of_node = pdev->dev.parent->of_node;
  275. controller->bits_per_word_mask = SPI_BPW_MASK(8);
  276. controller->setup = at91_usart_spi_setup;
  277. controller->flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX;
  278. controller->transfer_one = at91_usart_spi_transfer_one;
  279. controller->prepare_message = at91_usart_spi_prepare_message;
  280. controller->unprepare_message = at91_usart_spi_unprepare_message;
  281. controller->cleanup = at91_usart_spi_cleanup;
  282. controller->max_speed_hz = DIV_ROUND_UP(clk_get_rate(clk),
  283. US_MIN_CLK_DIV);
  284. controller->min_speed_hz = DIV_ROUND_UP(clk_get_rate(clk),
  285. US_MAX_CLK_DIV);
  286. platform_set_drvdata(pdev, controller);
  287. aus = spi_master_get_devdata(controller);
  288. aus->dev = &pdev->dev;
  289. aus->regs = devm_ioremap_resource(&pdev->dev, regs);
  290. if (IS_ERR(aus->regs)) {
  291. ret = PTR_ERR(aus->regs);
  292. goto at91_usart_spi_probe_fail;
  293. }
  294. aus->irq = irq;
  295. aus->clk = clk;
  296. ret = devm_request_irq(&pdev->dev, irq, at91_usart_spi_interrupt, 0,
  297. dev_name(&pdev->dev), controller);
  298. if (ret)
  299. goto at91_usart_spi_probe_fail;
  300. ret = clk_prepare_enable(clk);
  301. if (ret)
  302. goto at91_usart_spi_probe_fail;
  303. aus->spi_clk = clk_get_rate(clk);
  304. at91_usart_spi_init(aus);
  305. spin_lock_init(&aus->lock);
  306. ret = devm_spi_register_master(&pdev->dev, controller);
  307. if (ret)
  308. goto at91_usart_fail_register_master;
  309. dev_info(&pdev->dev,
  310. "AT91 USART SPI Controller version 0x%x at %pa (irq %d)\n",
  311. at91_usart_spi_readl(aus, VERSION),
  312. &regs->start, irq);
  313. return 0;
  314. at91_usart_fail_register_master:
  315. clk_disable_unprepare(clk);
  316. at91_usart_spi_probe_fail:
  317. spi_master_put(controller);
  318. return ret;
  319. }
  320. static int at91_usart_spi_remove(struct platform_device *pdev)
  321. {
  322. struct spi_controller *ctlr = platform_get_drvdata(pdev);
  323. struct at91_usart_spi *aus = spi_master_get_devdata(ctlr);
  324. clk_disable_unprepare(aus->clk);
  325. return 0;
  326. }
  327. static const struct of_device_id at91_usart_spi_dt_ids[] = {
  328. { .compatible = "microchip,at91sam9g45-usart-spi"},
  329. { /* sentinel */}
  330. };
  331. MODULE_DEVICE_TABLE(of, at91_usart_spi_dt_ids);
  332. static struct platform_driver at91_usart_spi_driver = {
  333. .driver = {
  334. .name = "at91_usart_spi",
  335. },
  336. .probe = at91_usart_spi_probe,
  337. .remove = at91_usart_spi_remove,
  338. };
  339. module_platform_driver(at91_usart_spi_driver);
  340. MODULE_DESCRIPTION("Microchip AT91 USART SPI Controller driver");
  341. MODULE_AUTHOR("Radu Pirea <radu.pirea@microchip.com>");
  342. MODULE_LICENSE("GPL v2");
  343. MODULE_ALIAS("platform:at91_usart_spi");