spi-mt65xx.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865
  1. /*
  2. * Copyright (c) 2015 MediaTek Inc.
  3. * Author: Leilk Liu <leilk.liu@mediatek.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/device.h>
  16. #include <linux/err.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/ioport.h>
  20. #include <linux/module.h>
  21. #include <linux/of.h>
  22. #include <linux/of_gpio.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/platform_data/spi-mt65xx.h>
  25. #include <linux/pm_runtime.h>
  26. #include <linux/spi/spi.h>
  27. #define SPI_CFG0_REG 0x0000
  28. #define SPI_CFG1_REG 0x0004
  29. #define SPI_TX_SRC_REG 0x0008
  30. #define SPI_RX_DST_REG 0x000c
  31. #define SPI_TX_DATA_REG 0x0010
  32. #define SPI_RX_DATA_REG 0x0014
  33. #define SPI_CMD_REG 0x0018
  34. #define SPI_STATUS0_REG 0x001c
  35. #define SPI_PAD_SEL_REG 0x0024
  36. #define SPI_CFG2_REG 0x0028
  37. #define SPI_CFG0_SCK_HIGH_OFFSET 0
  38. #define SPI_CFG0_SCK_LOW_OFFSET 8
  39. #define SPI_CFG0_CS_HOLD_OFFSET 16
  40. #define SPI_CFG0_CS_SETUP_OFFSET 24
  41. #define SPI_ADJUST_CFG0_CS_HOLD_OFFSET 0
  42. #define SPI_ADJUST_CFG0_CS_SETUP_OFFSET 16
  43. #define SPI_CFG1_CS_IDLE_OFFSET 0
  44. #define SPI_CFG1_PACKET_LOOP_OFFSET 8
  45. #define SPI_CFG1_PACKET_LENGTH_OFFSET 16
  46. #define SPI_CFG1_GET_TICK_DLY_OFFSET 30
  47. #define SPI_CFG1_CS_IDLE_MASK 0xff
  48. #define SPI_CFG1_PACKET_LOOP_MASK 0xff00
  49. #define SPI_CFG1_PACKET_LENGTH_MASK 0x3ff0000
  50. #define SPI_CFG2_SCK_HIGH_OFFSET 0
  51. #define SPI_CFG2_SCK_LOW_OFFSET 16
  52. #define SPI_CMD_ACT BIT(0)
  53. #define SPI_CMD_RESUME BIT(1)
  54. #define SPI_CMD_RST BIT(2)
  55. #define SPI_CMD_PAUSE_EN BIT(4)
  56. #define SPI_CMD_DEASSERT BIT(5)
  57. #define SPI_CMD_SAMPLE_SEL BIT(6)
  58. #define SPI_CMD_CS_POL BIT(7)
  59. #define SPI_CMD_CPHA BIT(8)
  60. #define SPI_CMD_CPOL BIT(9)
  61. #define SPI_CMD_RX_DMA BIT(10)
  62. #define SPI_CMD_TX_DMA BIT(11)
  63. #define SPI_CMD_TXMSBF BIT(12)
  64. #define SPI_CMD_RXMSBF BIT(13)
  65. #define SPI_CMD_RX_ENDIAN BIT(14)
  66. #define SPI_CMD_TX_ENDIAN BIT(15)
  67. #define SPI_CMD_FINISH_IE BIT(16)
  68. #define SPI_CMD_PAUSE_IE BIT(17)
  69. #define MT8173_SPI_MAX_PAD_SEL 3
  70. #define MTK_SPI_PAUSE_INT_STATUS 0x2
  71. #define MTK_SPI_IDLE 0
  72. #define MTK_SPI_PAUSED 1
  73. #define MTK_SPI_MAX_FIFO_SIZE 32U
  74. #define MTK_SPI_PACKET_SIZE 1024
  75. struct mtk_spi_compatible {
  76. bool need_pad_sel;
  77. /* Must explicitly send dummy Tx bytes to do Rx only transfer */
  78. bool must_tx;
  79. /* some IC design adjust cfg register to enhance time accuracy */
  80. bool enhance_timing;
  81. };
  82. struct mtk_spi {
  83. void __iomem *base;
  84. u32 state;
  85. int pad_num;
  86. u32 *pad_sel;
  87. struct clk *parent_clk, *sel_clk, *spi_clk;
  88. struct spi_transfer *cur_transfer;
  89. u32 xfer_len;
  90. u32 num_xfered;
  91. struct scatterlist *tx_sgl, *rx_sgl;
  92. u32 tx_sgl_len, rx_sgl_len;
  93. const struct mtk_spi_compatible *dev_comp;
  94. };
  95. static const struct mtk_spi_compatible mtk_common_compat;
  96. static const struct mtk_spi_compatible mt2712_compat = {
  97. .must_tx = true,
  98. };
  99. static const struct mtk_spi_compatible mt7622_compat = {
  100. .must_tx = true,
  101. .enhance_timing = true,
  102. };
  103. static const struct mtk_spi_compatible mt8173_compat = {
  104. .need_pad_sel = true,
  105. .must_tx = true,
  106. };
  107. /*
  108. * A piece of default chip info unless the platform
  109. * supplies it.
  110. */
  111. static const struct mtk_chip_config mtk_default_chip_info = {
  112. .rx_mlsb = 1,
  113. .tx_mlsb = 1,
  114. .cs_pol = 0,
  115. .sample_sel = 0,
  116. };
  117. static const struct of_device_id mtk_spi_of_match[] = {
  118. { .compatible = "mediatek,mt2701-spi",
  119. .data = (void *)&mtk_common_compat,
  120. },
  121. { .compatible = "mediatek,mt2712-spi",
  122. .data = (void *)&mt2712_compat,
  123. },
  124. { .compatible = "mediatek,mt6589-spi",
  125. .data = (void *)&mtk_common_compat,
  126. },
  127. { .compatible = "mediatek,mt7622-spi",
  128. .data = (void *)&mt7622_compat,
  129. },
  130. { .compatible = "mediatek,mt8135-spi",
  131. .data = (void *)&mtk_common_compat,
  132. },
  133. { .compatible = "mediatek,mt8173-spi",
  134. .data = (void *)&mt8173_compat,
  135. },
  136. {}
  137. };
  138. MODULE_DEVICE_TABLE(of, mtk_spi_of_match);
  139. static void mtk_spi_reset(struct mtk_spi *mdata)
  140. {
  141. u32 reg_val;
  142. /* set the software reset bit in SPI_CMD_REG. */
  143. reg_val = readl(mdata->base + SPI_CMD_REG);
  144. reg_val |= SPI_CMD_RST;
  145. writel(reg_val, mdata->base + SPI_CMD_REG);
  146. reg_val = readl(mdata->base + SPI_CMD_REG);
  147. reg_val &= ~SPI_CMD_RST;
  148. writel(reg_val, mdata->base + SPI_CMD_REG);
  149. }
  150. static int mtk_spi_prepare_message(struct spi_master *master,
  151. struct spi_message *msg)
  152. {
  153. u16 cpha, cpol;
  154. u32 reg_val;
  155. struct spi_device *spi = msg->spi;
  156. struct mtk_chip_config *chip_config = spi->controller_data;
  157. struct mtk_spi *mdata = spi_master_get_devdata(master);
  158. cpha = spi->mode & SPI_CPHA ? 1 : 0;
  159. cpol = spi->mode & SPI_CPOL ? 1 : 0;
  160. reg_val = readl(mdata->base + SPI_CMD_REG);
  161. if (cpha)
  162. reg_val |= SPI_CMD_CPHA;
  163. else
  164. reg_val &= ~SPI_CMD_CPHA;
  165. if (cpol)
  166. reg_val |= SPI_CMD_CPOL;
  167. else
  168. reg_val &= ~SPI_CMD_CPOL;
  169. /* set the mlsbx and mlsbtx */
  170. if (chip_config->tx_mlsb)
  171. reg_val |= SPI_CMD_TXMSBF;
  172. else
  173. reg_val &= ~SPI_CMD_TXMSBF;
  174. if (chip_config->rx_mlsb)
  175. reg_val |= SPI_CMD_RXMSBF;
  176. else
  177. reg_val &= ~SPI_CMD_RXMSBF;
  178. /* set the tx/rx endian */
  179. #ifdef __LITTLE_ENDIAN
  180. reg_val &= ~SPI_CMD_TX_ENDIAN;
  181. reg_val &= ~SPI_CMD_RX_ENDIAN;
  182. #else
  183. reg_val |= SPI_CMD_TX_ENDIAN;
  184. reg_val |= SPI_CMD_RX_ENDIAN;
  185. #endif
  186. if (mdata->dev_comp->enhance_timing) {
  187. if (chip_config->cs_pol)
  188. reg_val |= SPI_CMD_CS_POL;
  189. else
  190. reg_val &= ~SPI_CMD_CS_POL;
  191. if (chip_config->sample_sel)
  192. reg_val |= SPI_CMD_SAMPLE_SEL;
  193. else
  194. reg_val &= ~SPI_CMD_SAMPLE_SEL;
  195. }
  196. /* set finish and pause interrupt always enable */
  197. reg_val |= SPI_CMD_FINISH_IE | SPI_CMD_PAUSE_IE;
  198. /* disable dma mode */
  199. reg_val &= ~(SPI_CMD_TX_DMA | SPI_CMD_RX_DMA);
  200. /* disable deassert mode */
  201. reg_val &= ~SPI_CMD_DEASSERT;
  202. writel(reg_val, mdata->base + SPI_CMD_REG);
  203. /* pad select */
  204. if (mdata->dev_comp->need_pad_sel)
  205. writel(mdata->pad_sel[spi->chip_select],
  206. mdata->base + SPI_PAD_SEL_REG);
  207. return 0;
  208. }
  209. static void mtk_spi_set_cs(struct spi_device *spi, bool enable)
  210. {
  211. u32 reg_val;
  212. struct mtk_spi *mdata = spi_master_get_devdata(spi->master);
  213. reg_val = readl(mdata->base + SPI_CMD_REG);
  214. if (!enable) {
  215. reg_val |= SPI_CMD_PAUSE_EN;
  216. writel(reg_val, mdata->base + SPI_CMD_REG);
  217. } else {
  218. reg_val &= ~SPI_CMD_PAUSE_EN;
  219. writel(reg_val, mdata->base + SPI_CMD_REG);
  220. mdata->state = MTK_SPI_IDLE;
  221. mtk_spi_reset(mdata);
  222. }
  223. }
  224. static void mtk_spi_prepare_transfer(struct spi_master *master,
  225. struct spi_transfer *xfer)
  226. {
  227. u32 spi_clk_hz, div, sck_time, cs_time, reg_val;
  228. struct mtk_spi *mdata = spi_master_get_devdata(master);
  229. spi_clk_hz = clk_get_rate(mdata->spi_clk);
  230. if (xfer->speed_hz < spi_clk_hz / 2)
  231. div = DIV_ROUND_UP(spi_clk_hz, xfer->speed_hz);
  232. else
  233. div = 1;
  234. sck_time = (div + 1) / 2;
  235. cs_time = sck_time * 2;
  236. if (mdata->dev_comp->enhance_timing) {
  237. reg_val = (((sck_time - 1) & 0xffff)
  238. << SPI_CFG2_SCK_HIGH_OFFSET);
  239. reg_val |= (((sck_time - 1) & 0xffff)
  240. << SPI_CFG2_SCK_LOW_OFFSET);
  241. writel(reg_val, mdata->base + SPI_CFG2_REG);
  242. reg_val = (((cs_time - 1) & 0xffff)
  243. << SPI_ADJUST_CFG0_CS_HOLD_OFFSET);
  244. reg_val |= (((cs_time - 1) & 0xffff)
  245. << SPI_ADJUST_CFG0_CS_SETUP_OFFSET);
  246. writel(reg_val, mdata->base + SPI_CFG0_REG);
  247. } else {
  248. reg_val = (((sck_time - 1) & 0xff)
  249. << SPI_CFG0_SCK_HIGH_OFFSET);
  250. reg_val |= (((sck_time - 1) & 0xff) << SPI_CFG0_SCK_LOW_OFFSET);
  251. reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_HOLD_OFFSET);
  252. reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG0_CS_SETUP_OFFSET);
  253. writel(reg_val, mdata->base + SPI_CFG0_REG);
  254. }
  255. reg_val = readl(mdata->base + SPI_CFG1_REG);
  256. reg_val &= ~SPI_CFG1_CS_IDLE_MASK;
  257. reg_val |= (((cs_time - 1) & 0xff) << SPI_CFG1_CS_IDLE_OFFSET);
  258. writel(reg_val, mdata->base + SPI_CFG1_REG);
  259. }
  260. static void mtk_spi_setup_packet(struct spi_master *master)
  261. {
  262. u32 packet_size, packet_loop, reg_val;
  263. struct mtk_spi *mdata = spi_master_get_devdata(master);
  264. packet_size = min_t(u32, mdata->xfer_len, MTK_SPI_PACKET_SIZE);
  265. packet_loop = mdata->xfer_len / packet_size;
  266. reg_val = readl(mdata->base + SPI_CFG1_REG);
  267. reg_val &= ~(SPI_CFG1_PACKET_LENGTH_MASK | SPI_CFG1_PACKET_LOOP_MASK);
  268. reg_val |= (packet_size - 1) << SPI_CFG1_PACKET_LENGTH_OFFSET;
  269. reg_val |= (packet_loop - 1) << SPI_CFG1_PACKET_LOOP_OFFSET;
  270. writel(reg_val, mdata->base + SPI_CFG1_REG);
  271. }
  272. static void mtk_spi_enable_transfer(struct spi_master *master)
  273. {
  274. u32 cmd;
  275. struct mtk_spi *mdata = spi_master_get_devdata(master);
  276. cmd = readl(mdata->base + SPI_CMD_REG);
  277. if (mdata->state == MTK_SPI_IDLE)
  278. cmd |= SPI_CMD_ACT;
  279. else
  280. cmd |= SPI_CMD_RESUME;
  281. writel(cmd, mdata->base + SPI_CMD_REG);
  282. }
  283. static int mtk_spi_get_mult_delta(u32 xfer_len)
  284. {
  285. u32 mult_delta;
  286. if (xfer_len > MTK_SPI_PACKET_SIZE)
  287. mult_delta = xfer_len % MTK_SPI_PACKET_SIZE;
  288. else
  289. mult_delta = 0;
  290. return mult_delta;
  291. }
  292. static void mtk_spi_update_mdata_len(struct spi_master *master)
  293. {
  294. int mult_delta;
  295. struct mtk_spi *mdata = spi_master_get_devdata(master);
  296. if (mdata->tx_sgl_len && mdata->rx_sgl_len) {
  297. if (mdata->tx_sgl_len > mdata->rx_sgl_len) {
  298. mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
  299. mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
  300. mdata->rx_sgl_len = mult_delta;
  301. mdata->tx_sgl_len -= mdata->xfer_len;
  302. } else {
  303. mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
  304. mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
  305. mdata->tx_sgl_len = mult_delta;
  306. mdata->rx_sgl_len -= mdata->xfer_len;
  307. }
  308. } else if (mdata->tx_sgl_len) {
  309. mult_delta = mtk_spi_get_mult_delta(mdata->tx_sgl_len);
  310. mdata->xfer_len = mdata->tx_sgl_len - mult_delta;
  311. mdata->tx_sgl_len = mult_delta;
  312. } else if (mdata->rx_sgl_len) {
  313. mult_delta = mtk_spi_get_mult_delta(mdata->rx_sgl_len);
  314. mdata->xfer_len = mdata->rx_sgl_len - mult_delta;
  315. mdata->rx_sgl_len = mult_delta;
  316. }
  317. }
  318. static void mtk_spi_setup_dma_addr(struct spi_master *master,
  319. struct spi_transfer *xfer)
  320. {
  321. struct mtk_spi *mdata = spi_master_get_devdata(master);
  322. if (mdata->tx_sgl)
  323. writel(xfer->tx_dma, mdata->base + SPI_TX_SRC_REG);
  324. if (mdata->rx_sgl)
  325. writel(xfer->rx_dma, mdata->base + SPI_RX_DST_REG);
  326. }
  327. static int mtk_spi_fifo_transfer(struct spi_master *master,
  328. struct spi_device *spi,
  329. struct spi_transfer *xfer)
  330. {
  331. int cnt, remainder;
  332. u32 reg_val;
  333. struct mtk_spi *mdata = spi_master_get_devdata(master);
  334. mdata->cur_transfer = xfer;
  335. mdata->xfer_len = min(MTK_SPI_MAX_FIFO_SIZE, xfer->len);
  336. mdata->num_xfered = 0;
  337. mtk_spi_prepare_transfer(master, xfer);
  338. mtk_spi_setup_packet(master);
  339. cnt = xfer->len / 4;
  340. iowrite32_rep(mdata->base + SPI_TX_DATA_REG, xfer->tx_buf, cnt);
  341. remainder = xfer->len % 4;
  342. if (remainder > 0) {
  343. reg_val = 0;
  344. memcpy(&reg_val, xfer->tx_buf + (cnt * 4), remainder);
  345. writel(reg_val, mdata->base + SPI_TX_DATA_REG);
  346. }
  347. mtk_spi_enable_transfer(master);
  348. return 1;
  349. }
  350. static int mtk_spi_dma_transfer(struct spi_master *master,
  351. struct spi_device *spi,
  352. struct spi_transfer *xfer)
  353. {
  354. int cmd;
  355. struct mtk_spi *mdata = spi_master_get_devdata(master);
  356. mdata->tx_sgl = NULL;
  357. mdata->rx_sgl = NULL;
  358. mdata->tx_sgl_len = 0;
  359. mdata->rx_sgl_len = 0;
  360. mdata->cur_transfer = xfer;
  361. mdata->num_xfered = 0;
  362. mtk_spi_prepare_transfer(master, xfer);
  363. cmd = readl(mdata->base + SPI_CMD_REG);
  364. if (xfer->tx_buf)
  365. cmd |= SPI_CMD_TX_DMA;
  366. if (xfer->rx_buf)
  367. cmd |= SPI_CMD_RX_DMA;
  368. writel(cmd, mdata->base + SPI_CMD_REG);
  369. if (xfer->tx_buf)
  370. mdata->tx_sgl = xfer->tx_sg.sgl;
  371. if (xfer->rx_buf)
  372. mdata->rx_sgl = xfer->rx_sg.sgl;
  373. if (mdata->tx_sgl) {
  374. xfer->tx_dma = sg_dma_address(mdata->tx_sgl);
  375. mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
  376. }
  377. if (mdata->rx_sgl) {
  378. xfer->rx_dma = sg_dma_address(mdata->rx_sgl);
  379. mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
  380. }
  381. mtk_spi_update_mdata_len(master);
  382. mtk_spi_setup_packet(master);
  383. mtk_spi_setup_dma_addr(master, xfer);
  384. mtk_spi_enable_transfer(master);
  385. return 1;
  386. }
  387. static int mtk_spi_transfer_one(struct spi_master *master,
  388. struct spi_device *spi,
  389. struct spi_transfer *xfer)
  390. {
  391. if (master->can_dma(master, spi, xfer))
  392. return mtk_spi_dma_transfer(master, spi, xfer);
  393. else
  394. return mtk_spi_fifo_transfer(master, spi, xfer);
  395. }
  396. static bool mtk_spi_can_dma(struct spi_master *master,
  397. struct spi_device *spi,
  398. struct spi_transfer *xfer)
  399. {
  400. /* Buffers for DMA transactions must be 4-byte aligned */
  401. return (xfer->len > MTK_SPI_MAX_FIFO_SIZE &&
  402. (unsigned long)xfer->tx_buf % 4 == 0 &&
  403. (unsigned long)xfer->rx_buf % 4 == 0);
  404. }
  405. static int mtk_spi_setup(struct spi_device *spi)
  406. {
  407. struct mtk_spi *mdata = spi_master_get_devdata(spi->master);
  408. if (!spi->controller_data)
  409. spi->controller_data = (void *)&mtk_default_chip_info;
  410. if (mdata->dev_comp->need_pad_sel && gpio_is_valid(spi->cs_gpio))
  411. gpio_direction_output(spi->cs_gpio, !(spi->mode & SPI_CS_HIGH));
  412. return 0;
  413. }
  414. static irqreturn_t mtk_spi_interrupt(int irq, void *dev_id)
  415. {
  416. u32 cmd, reg_val, cnt, remainder, len;
  417. struct spi_master *master = dev_id;
  418. struct mtk_spi *mdata = spi_master_get_devdata(master);
  419. struct spi_transfer *trans = mdata->cur_transfer;
  420. reg_val = readl(mdata->base + SPI_STATUS0_REG);
  421. if (reg_val & MTK_SPI_PAUSE_INT_STATUS)
  422. mdata->state = MTK_SPI_PAUSED;
  423. else
  424. mdata->state = MTK_SPI_IDLE;
  425. if (!master->can_dma(master, master->cur_msg->spi, trans)) {
  426. if (trans->rx_buf) {
  427. cnt = mdata->xfer_len / 4;
  428. ioread32_rep(mdata->base + SPI_RX_DATA_REG,
  429. trans->rx_buf + mdata->num_xfered, cnt);
  430. remainder = mdata->xfer_len % 4;
  431. if (remainder > 0) {
  432. reg_val = readl(mdata->base + SPI_RX_DATA_REG);
  433. memcpy(trans->rx_buf +
  434. mdata->num_xfered +
  435. (cnt * 4),
  436. &reg_val,
  437. remainder);
  438. }
  439. }
  440. mdata->num_xfered += mdata->xfer_len;
  441. if (mdata->num_xfered == trans->len) {
  442. spi_finalize_current_transfer(master);
  443. return IRQ_HANDLED;
  444. }
  445. len = trans->len - mdata->num_xfered;
  446. mdata->xfer_len = min(MTK_SPI_MAX_FIFO_SIZE, len);
  447. mtk_spi_setup_packet(master);
  448. cnt = mdata->xfer_len / 4;
  449. iowrite32_rep(mdata->base + SPI_TX_DATA_REG,
  450. trans->tx_buf + mdata->num_xfered, cnt);
  451. remainder = mdata->xfer_len % 4;
  452. if (remainder > 0) {
  453. reg_val = 0;
  454. memcpy(&reg_val,
  455. trans->tx_buf + (cnt * 4) + mdata->num_xfered,
  456. remainder);
  457. writel(reg_val, mdata->base + SPI_TX_DATA_REG);
  458. }
  459. mtk_spi_enable_transfer(master);
  460. return IRQ_HANDLED;
  461. }
  462. if (mdata->tx_sgl)
  463. trans->tx_dma += mdata->xfer_len;
  464. if (mdata->rx_sgl)
  465. trans->rx_dma += mdata->xfer_len;
  466. if (mdata->tx_sgl && (mdata->tx_sgl_len == 0)) {
  467. mdata->tx_sgl = sg_next(mdata->tx_sgl);
  468. if (mdata->tx_sgl) {
  469. trans->tx_dma = sg_dma_address(mdata->tx_sgl);
  470. mdata->tx_sgl_len = sg_dma_len(mdata->tx_sgl);
  471. }
  472. }
  473. if (mdata->rx_sgl && (mdata->rx_sgl_len == 0)) {
  474. mdata->rx_sgl = sg_next(mdata->rx_sgl);
  475. if (mdata->rx_sgl) {
  476. trans->rx_dma = sg_dma_address(mdata->rx_sgl);
  477. mdata->rx_sgl_len = sg_dma_len(mdata->rx_sgl);
  478. }
  479. }
  480. if (!mdata->tx_sgl && !mdata->rx_sgl) {
  481. /* spi disable dma */
  482. cmd = readl(mdata->base + SPI_CMD_REG);
  483. cmd &= ~SPI_CMD_TX_DMA;
  484. cmd &= ~SPI_CMD_RX_DMA;
  485. writel(cmd, mdata->base + SPI_CMD_REG);
  486. spi_finalize_current_transfer(master);
  487. return IRQ_HANDLED;
  488. }
  489. mtk_spi_update_mdata_len(master);
  490. mtk_spi_setup_packet(master);
  491. mtk_spi_setup_dma_addr(master, trans);
  492. mtk_spi_enable_transfer(master);
  493. return IRQ_HANDLED;
  494. }
  495. static int mtk_spi_probe(struct platform_device *pdev)
  496. {
  497. struct spi_master *master;
  498. struct mtk_spi *mdata;
  499. const struct of_device_id *of_id;
  500. struct resource *res;
  501. int i, irq, ret;
  502. master = spi_alloc_master(&pdev->dev, sizeof(*mdata));
  503. if (!master) {
  504. dev_err(&pdev->dev, "failed to alloc spi master\n");
  505. return -ENOMEM;
  506. }
  507. master->auto_runtime_pm = true;
  508. master->dev.of_node = pdev->dev.of_node;
  509. master->mode_bits = SPI_CPOL | SPI_CPHA;
  510. master->set_cs = mtk_spi_set_cs;
  511. master->prepare_message = mtk_spi_prepare_message;
  512. master->transfer_one = mtk_spi_transfer_one;
  513. master->can_dma = mtk_spi_can_dma;
  514. master->setup = mtk_spi_setup;
  515. of_id = of_match_node(mtk_spi_of_match, pdev->dev.of_node);
  516. if (!of_id) {
  517. dev_err(&pdev->dev, "failed to probe of_node\n");
  518. ret = -EINVAL;
  519. goto err_put_master;
  520. }
  521. mdata = spi_master_get_devdata(master);
  522. mdata->dev_comp = of_id->data;
  523. if (mdata->dev_comp->must_tx)
  524. master->flags = SPI_MASTER_MUST_TX;
  525. if (mdata->dev_comp->need_pad_sel) {
  526. mdata->pad_num = of_property_count_u32_elems(
  527. pdev->dev.of_node,
  528. "mediatek,pad-select");
  529. if (mdata->pad_num < 0) {
  530. dev_err(&pdev->dev,
  531. "No 'mediatek,pad-select' property\n");
  532. ret = -EINVAL;
  533. goto err_put_master;
  534. }
  535. mdata->pad_sel = devm_kmalloc_array(&pdev->dev, mdata->pad_num,
  536. sizeof(u32), GFP_KERNEL);
  537. if (!mdata->pad_sel) {
  538. ret = -ENOMEM;
  539. goto err_put_master;
  540. }
  541. for (i = 0; i < mdata->pad_num; i++) {
  542. of_property_read_u32_index(pdev->dev.of_node,
  543. "mediatek,pad-select",
  544. i, &mdata->pad_sel[i]);
  545. if (mdata->pad_sel[i] > MT8173_SPI_MAX_PAD_SEL) {
  546. dev_err(&pdev->dev, "wrong pad-sel[%d]: %u\n",
  547. i, mdata->pad_sel[i]);
  548. ret = -EINVAL;
  549. goto err_put_master;
  550. }
  551. }
  552. }
  553. platform_set_drvdata(pdev, master);
  554. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  555. if (!res) {
  556. ret = -ENODEV;
  557. dev_err(&pdev->dev, "failed to determine base address\n");
  558. goto err_put_master;
  559. }
  560. mdata->base = devm_ioremap_resource(&pdev->dev, res);
  561. if (IS_ERR(mdata->base)) {
  562. ret = PTR_ERR(mdata->base);
  563. goto err_put_master;
  564. }
  565. irq = platform_get_irq(pdev, 0);
  566. if (irq < 0) {
  567. dev_err(&pdev->dev, "failed to get irq (%d)\n", irq);
  568. ret = irq;
  569. goto err_put_master;
  570. }
  571. if (!pdev->dev.dma_mask)
  572. pdev->dev.dma_mask = &pdev->dev.coherent_dma_mask;
  573. ret = devm_request_irq(&pdev->dev, irq, mtk_spi_interrupt,
  574. IRQF_TRIGGER_NONE, dev_name(&pdev->dev), master);
  575. if (ret) {
  576. dev_err(&pdev->dev, "failed to register irq (%d)\n", ret);
  577. goto err_put_master;
  578. }
  579. mdata->parent_clk = devm_clk_get(&pdev->dev, "parent-clk");
  580. if (IS_ERR(mdata->parent_clk)) {
  581. ret = PTR_ERR(mdata->parent_clk);
  582. dev_err(&pdev->dev, "failed to get parent-clk: %d\n", ret);
  583. goto err_put_master;
  584. }
  585. mdata->sel_clk = devm_clk_get(&pdev->dev, "sel-clk");
  586. if (IS_ERR(mdata->sel_clk)) {
  587. ret = PTR_ERR(mdata->sel_clk);
  588. dev_err(&pdev->dev, "failed to get sel-clk: %d\n", ret);
  589. goto err_put_master;
  590. }
  591. mdata->spi_clk = devm_clk_get(&pdev->dev, "spi-clk");
  592. if (IS_ERR(mdata->spi_clk)) {
  593. ret = PTR_ERR(mdata->spi_clk);
  594. dev_err(&pdev->dev, "failed to get spi-clk: %d\n", ret);
  595. goto err_put_master;
  596. }
  597. ret = clk_prepare_enable(mdata->spi_clk);
  598. if (ret < 0) {
  599. dev_err(&pdev->dev, "failed to enable spi_clk (%d)\n", ret);
  600. goto err_put_master;
  601. }
  602. ret = clk_set_parent(mdata->sel_clk, mdata->parent_clk);
  603. if (ret < 0) {
  604. dev_err(&pdev->dev, "failed to clk_set_parent (%d)\n", ret);
  605. clk_disable_unprepare(mdata->spi_clk);
  606. goto err_put_master;
  607. }
  608. clk_disable_unprepare(mdata->spi_clk);
  609. pm_runtime_enable(&pdev->dev);
  610. ret = devm_spi_register_master(&pdev->dev, master);
  611. if (ret) {
  612. dev_err(&pdev->dev, "failed to register master (%d)\n", ret);
  613. goto err_disable_runtime_pm;
  614. }
  615. if (mdata->dev_comp->need_pad_sel) {
  616. if (mdata->pad_num != master->num_chipselect) {
  617. dev_err(&pdev->dev,
  618. "pad_num does not match num_chipselect(%d != %d)\n",
  619. mdata->pad_num, master->num_chipselect);
  620. ret = -EINVAL;
  621. goto err_disable_runtime_pm;
  622. }
  623. if (!master->cs_gpios && master->num_chipselect > 1) {
  624. dev_err(&pdev->dev,
  625. "cs_gpios not specified and num_chipselect > 1\n");
  626. ret = -EINVAL;
  627. goto err_disable_runtime_pm;
  628. }
  629. if (master->cs_gpios) {
  630. for (i = 0; i < master->num_chipselect; i++) {
  631. ret = devm_gpio_request(&pdev->dev,
  632. master->cs_gpios[i],
  633. dev_name(&pdev->dev));
  634. if (ret) {
  635. dev_err(&pdev->dev,
  636. "can't get CS GPIO %i\n", i);
  637. goto err_disable_runtime_pm;
  638. }
  639. }
  640. }
  641. }
  642. return 0;
  643. err_disable_runtime_pm:
  644. pm_runtime_disable(&pdev->dev);
  645. err_put_master:
  646. spi_master_put(master);
  647. return ret;
  648. }
  649. static int mtk_spi_remove(struct platform_device *pdev)
  650. {
  651. struct spi_master *master = platform_get_drvdata(pdev);
  652. struct mtk_spi *mdata = spi_master_get_devdata(master);
  653. pm_runtime_disable(&pdev->dev);
  654. mtk_spi_reset(mdata);
  655. return 0;
  656. }
  657. #ifdef CONFIG_PM_SLEEP
  658. static int mtk_spi_suspend(struct device *dev)
  659. {
  660. int ret;
  661. struct spi_master *master = dev_get_drvdata(dev);
  662. struct mtk_spi *mdata = spi_master_get_devdata(master);
  663. ret = spi_master_suspend(master);
  664. if (ret)
  665. return ret;
  666. if (!pm_runtime_suspended(dev))
  667. clk_disable_unprepare(mdata->spi_clk);
  668. return ret;
  669. }
  670. static int mtk_spi_resume(struct device *dev)
  671. {
  672. int ret;
  673. struct spi_master *master = dev_get_drvdata(dev);
  674. struct mtk_spi *mdata = spi_master_get_devdata(master);
  675. if (!pm_runtime_suspended(dev)) {
  676. ret = clk_prepare_enable(mdata->spi_clk);
  677. if (ret < 0) {
  678. dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
  679. return ret;
  680. }
  681. }
  682. ret = spi_master_resume(master);
  683. if (ret < 0)
  684. clk_disable_unprepare(mdata->spi_clk);
  685. return ret;
  686. }
  687. #endif /* CONFIG_PM_SLEEP */
  688. #ifdef CONFIG_PM
  689. static int mtk_spi_runtime_suspend(struct device *dev)
  690. {
  691. struct spi_master *master = dev_get_drvdata(dev);
  692. struct mtk_spi *mdata = spi_master_get_devdata(master);
  693. clk_disable_unprepare(mdata->spi_clk);
  694. return 0;
  695. }
  696. static int mtk_spi_runtime_resume(struct device *dev)
  697. {
  698. struct spi_master *master = dev_get_drvdata(dev);
  699. struct mtk_spi *mdata = spi_master_get_devdata(master);
  700. int ret;
  701. ret = clk_prepare_enable(mdata->spi_clk);
  702. if (ret < 0) {
  703. dev_err(dev, "failed to enable spi_clk (%d)\n", ret);
  704. return ret;
  705. }
  706. return 0;
  707. }
  708. #endif /* CONFIG_PM */
  709. static const struct dev_pm_ops mtk_spi_pm = {
  710. SET_SYSTEM_SLEEP_PM_OPS(mtk_spi_suspend, mtk_spi_resume)
  711. SET_RUNTIME_PM_OPS(mtk_spi_runtime_suspend,
  712. mtk_spi_runtime_resume, NULL)
  713. };
  714. static struct platform_driver mtk_spi_driver = {
  715. .driver = {
  716. .name = "mtk-spi",
  717. .pm = &mtk_spi_pm,
  718. .of_match_table = mtk_spi_of_match,
  719. },
  720. .probe = mtk_spi_probe,
  721. .remove = mtk_spi_remove,
  722. };
  723. module_platform_driver(mtk_spi_driver);
  724. MODULE_DESCRIPTION("MTK SPI Controller driver");
  725. MODULE_AUTHOR("Leilk Liu <leilk.liu@mediatek.com>");
  726. MODULE_LICENSE("GPL v2");
  727. MODULE_ALIAS("platform:mtk-spi");