musbhsdma.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * MUSB OTG driver - support for Mentor's DMA controller
  4. *
  5. * Copyright 2005 Mentor Graphics Corporation
  6. * Copyright (C) 2005-2007 by Texas Instruments
  7. */
  8. #include <linux/device.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/slab.h>
  12. #include "musb_core.h"
  13. #define MUSB_HSDMA_BASE 0x200
  14. #define MUSB_HSDMA_INTR (MUSB_HSDMA_BASE + 0)
  15. #define MUSB_HSDMA_CONTROL 0x4
  16. #define MUSB_HSDMA_ADDRESS 0x8
  17. #define MUSB_HSDMA_COUNT 0xc
  18. #define MUSB_HSDMA_CHANNEL_OFFSET(_bchannel, _offset) \
  19. (MUSB_HSDMA_BASE + (_bchannel << 4) + _offset)
  20. #define musb_read_hsdma_addr(mbase, bchannel) \
  21. musb_readl(mbase, \
  22. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_ADDRESS))
  23. #define musb_write_hsdma_addr(mbase, bchannel, addr) \
  24. musb_writel(mbase, \
  25. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_ADDRESS), \
  26. addr)
  27. #define musb_read_hsdma_count(mbase, bchannel) \
  28. musb_readl(mbase, \
  29. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_COUNT))
  30. #define musb_write_hsdma_count(mbase, bchannel, len) \
  31. musb_writel(mbase, \
  32. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_COUNT), \
  33. len)
  34. /* control register (16-bit): */
  35. #define MUSB_HSDMA_ENABLE_SHIFT 0
  36. #define MUSB_HSDMA_TRANSMIT_SHIFT 1
  37. #define MUSB_HSDMA_MODE1_SHIFT 2
  38. #define MUSB_HSDMA_IRQENABLE_SHIFT 3
  39. #define MUSB_HSDMA_ENDPOINT_SHIFT 4
  40. #define MUSB_HSDMA_BUSERROR_SHIFT 8
  41. #define MUSB_HSDMA_BURSTMODE_SHIFT 9
  42. #define MUSB_HSDMA_BURSTMODE (3 << MUSB_HSDMA_BURSTMODE_SHIFT)
  43. #define MUSB_HSDMA_BURSTMODE_UNSPEC 0
  44. #define MUSB_HSDMA_BURSTMODE_INCR4 1
  45. #define MUSB_HSDMA_BURSTMODE_INCR8 2
  46. #define MUSB_HSDMA_BURSTMODE_INCR16 3
  47. #define MUSB_HSDMA_CHANNELS 4
  48. struct musb_dma_controller;
  49. struct musb_dma_channel {
  50. struct dma_channel channel;
  51. struct musb_dma_controller *controller;
  52. u32 start_addr;
  53. u32 len;
  54. u16 max_packet_sz;
  55. u8 idx;
  56. u8 epnum;
  57. u8 transmit;
  58. };
  59. struct musb_dma_controller {
  60. struct dma_controller controller;
  61. struct musb_dma_channel channel[MUSB_HSDMA_CHANNELS];
  62. void *private_data;
  63. void __iomem *base;
  64. u8 channel_count;
  65. u8 used_channels;
  66. int irq;
  67. };
  68. static void dma_channel_release(struct dma_channel *channel);
  69. static void dma_controller_stop(struct musb_dma_controller *controller)
  70. {
  71. struct musb *musb = controller->private_data;
  72. struct dma_channel *channel;
  73. u8 bit;
  74. if (controller->used_channels != 0) {
  75. dev_err(musb->controller,
  76. "Stopping DMA controller while channel active\n");
  77. for (bit = 0; bit < MUSB_HSDMA_CHANNELS; bit++) {
  78. if (controller->used_channels & (1 << bit)) {
  79. channel = &controller->channel[bit].channel;
  80. dma_channel_release(channel);
  81. if (!controller->used_channels)
  82. break;
  83. }
  84. }
  85. }
  86. }
  87. static struct dma_channel *dma_channel_allocate(struct dma_controller *c,
  88. struct musb_hw_ep *hw_ep, u8 transmit)
  89. {
  90. struct musb_dma_controller *controller = container_of(c,
  91. struct musb_dma_controller, controller);
  92. struct musb_dma_channel *musb_channel = NULL;
  93. struct dma_channel *channel = NULL;
  94. u8 bit;
  95. for (bit = 0; bit < MUSB_HSDMA_CHANNELS; bit++) {
  96. if (!(controller->used_channels & (1 << bit))) {
  97. controller->used_channels |= (1 << bit);
  98. musb_channel = &(controller->channel[bit]);
  99. musb_channel->controller = controller;
  100. musb_channel->idx = bit;
  101. musb_channel->epnum = hw_ep->epnum;
  102. musb_channel->transmit = transmit;
  103. channel = &(musb_channel->channel);
  104. channel->private_data = musb_channel;
  105. channel->status = MUSB_DMA_STATUS_FREE;
  106. channel->max_len = 0x200;
  107. /* Tx => mode 1; Rx => mode 0 */
  108. channel->desired_mode = transmit;
  109. channel->actual_len = 0;
  110. break;
  111. }
  112. }
  113. return channel;
  114. }
  115. static void dma_channel_release(struct dma_channel *channel)
  116. {
  117. struct musb_dma_channel *musb_channel = channel->private_data;
  118. channel->actual_len = 0;
  119. musb_channel->start_addr = 0;
  120. musb_channel->len = 0;
  121. musb_channel->controller->used_channels &=
  122. ~(1 << musb_channel->idx);
  123. channel->status = MUSB_DMA_STATUS_UNKNOWN;
  124. }
  125. static void configure_channel(struct dma_channel *channel,
  126. u16 packet_sz, u8 mode,
  127. dma_addr_t dma_addr, u32 len)
  128. {
  129. struct musb_dma_channel *musb_channel = channel->private_data;
  130. struct musb_dma_controller *controller = musb_channel->controller;
  131. struct musb *musb = controller->private_data;
  132. void __iomem *mbase = controller->base;
  133. u8 bchannel = musb_channel->idx;
  134. u16 csr = 0;
  135. musb_dbg(musb, "%p, pkt_sz %d, addr %pad, len %d, mode %d",
  136. channel, packet_sz, &dma_addr, len, mode);
  137. if (mode) {
  138. csr |= 1 << MUSB_HSDMA_MODE1_SHIFT;
  139. BUG_ON(len < packet_sz);
  140. }
  141. csr |= MUSB_HSDMA_BURSTMODE_INCR16
  142. << MUSB_HSDMA_BURSTMODE_SHIFT;
  143. csr |= (musb_channel->epnum << MUSB_HSDMA_ENDPOINT_SHIFT)
  144. | (1 << MUSB_HSDMA_ENABLE_SHIFT)
  145. | (1 << MUSB_HSDMA_IRQENABLE_SHIFT)
  146. | (musb_channel->transmit
  147. ? (1 << MUSB_HSDMA_TRANSMIT_SHIFT)
  148. : 0);
  149. /* address/count */
  150. musb_write_hsdma_addr(mbase, bchannel, dma_addr);
  151. musb_write_hsdma_count(mbase, bchannel, len);
  152. /* control (this should start things) */
  153. musb_writew(mbase,
  154. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_CONTROL),
  155. csr);
  156. }
  157. static int dma_channel_program(struct dma_channel *channel,
  158. u16 packet_sz, u8 mode,
  159. dma_addr_t dma_addr, u32 len)
  160. {
  161. struct musb_dma_channel *musb_channel = channel->private_data;
  162. struct musb_dma_controller *controller = musb_channel->controller;
  163. struct musb *musb = controller->private_data;
  164. #if NICHOLAS_ADD
  165. if(len <= 64)
  166. return false;
  167. #endif
  168. musb_dbg(musb, "ep%d-%s pkt_sz %d, dma_addr %pad length %d, mode %d",
  169. musb_channel->epnum,
  170. musb_channel->transmit ? "Tx" : "Rx",
  171. packet_sz, &dma_addr, len, mode);
  172. BUG_ON(channel->status == MUSB_DMA_STATUS_UNKNOWN ||
  173. channel->status == MUSB_DMA_STATUS_BUSY);
  174. /*
  175. * The DMA engine in RTL1.8 and above cannot handle
  176. * DMA addresses that are not aligned to a 4 byte boundary.
  177. * It ends up masking the last two bits of the address
  178. * programmed in DMA_ADDR.
  179. *
  180. * Fail such DMA transfers, so that the backup PIO mode
  181. * can carry out the transfer
  182. */
  183. if ((musb->hwvers >= MUSB_HWVERS_1800) && (dma_addr % 4))
  184. return false;
  185. channel->actual_len = 0;
  186. musb_channel->start_addr = dma_addr;
  187. musb_channel->len = len;
  188. musb_channel->max_packet_sz = packet_sz;
  189. channel->status = MUSB_DMA_STATUS_BUSY;
  190. configure_channel(channel, packet_sz, mode, dma_addr, len);
  191. return true;
  192. }
  193. static int dma_channel_abort(struct dma_channel *channel)
  194. {
  195. struct musb_dma_channel *musb_channel = channel->private_data;
  196. void __iomem *mbase = musb_channel->controller->base;
  197. struct musb *musb = musb_channel->controller->private_data;
  198. u8 bchannel = musb_channel->idx;
  199. int offset;
  200. u16 csr;
  201. if (channel->status == MUSB_DMA_STATUS_BUSY) {
  202. if (musb_channel->transmit) {
  203. offset = musb->io.ep_offset(musb_channel->epnum,
  204. MUSB_TXCSR);
  205. /*
  206. * The programming guide says that we must clear
  207. * the DMAENAB bit before the DMAMODE bit...
  208. */
  209. csr = musb_readw(mbase, offset);
  210. csr &= ~(MUSB_TXCSR_AUTOSET | MUSB_TXCSR_DMAENAB);
  211. musb_writew(mbase, offset, csr);
  212. csr &= ~MUSB_TXCSR_DMAMODE;
  213. musb_writew(mbase, offset, csr);
  214. } else {
  215. offset = musb->io.ep_offset(musb_channel->epnum,
  216. MUSB_RXCSR);
  217. csr = musb_readw(mbase, offset);
  218. csr &= ~(MUSB_RXCSR_AUTOCLEAR |
  219. MUSB_RXCSR_DMAENAB |
  220. MUSB_RXCSR_DMAMODE);
  221. musb_writew(mbase, offset, csr);
  222. }
  223. musb_writew(mbase,
  224. MUSB_HSDMA_CHANNEL_OFFSET(bchannel, MUSB_HSDMA_CONTROL),
  225. 0);
  226. musb_write_hsdma_addr(mbase, bchannel, 0);
  227. musb_write_hsdma_count(mbase, bchannel, 0);
  228. channel->status = MUSB_DMA_STATUS_FREE;
  229. }
  230. return 0;
  231. }
  232. static irqreturn_t dma_controller_irq(int irq, void *private_data)
  233. {
  234. struct musb_dma_controller *controller = private_data;
  235. struct musb *musb = controller->private_data;
  236. struct musb_dma_channel *musb_channel;
  237. struct dma_channel *channel;
  238. void __iomem *mbase = controller->base;
  239. irqreturn_t retval = IRQ_NONE;
  240. unsigned long flags;
  241. u8 bchannel;
  242. u8 int_hsdma;
  243. u32 addr, count;
  244. u16 csr;
  245. spin_lock_irqsave(&musb->lock, flags);
  246. int_hsdma = musb_readb(mbase, MUSB_HSDMA_INTR);
  247. if (!int_hsdma) {
  248. musb_dbg(musb, "spurious DMA irq");
  249. for (bchannel = 0; bchannel < MUSB_HSDMA_CHANNELS; bchannel++) {
  250. musb_channel = (struct musb_dma_channel *)
  251. &(controller->channel[bchannel]);
  252. channel = &musb_channel->channel;
  253. if (channel->status == MUSB_DMA_STATUS_BUSY) {
  254. count = musb_read_hsdma_count(mbase, bchannel);
  255. if (count == 0)
  256. int_hsdma |= (1 << bchannel);
  257. }
  258. }
  259. musb_dbg(musb, "int_hsdma = 0x%x", int_hsdma);
  260. if (!int_hsdma)
  261. goto done;
  262. }
  263. for (bchannel = 0; bchannel < MUSB_HSDMA_CHANNELS; bchannel++) {
  264. if (int_hsdma & (1 << bchannel)) {
  265. musb_channel = (struct musb_dma_channel *)
  266. &(controller->channel[bchannel]);
  267. channel = &musb_channel->channel;
  268. csr = musb_readw(mbase,
  269. MUSB_HSDMA_CHANNEL_OFFSET(bchannel,
  270. MUSB_HSDMA_CONTROL));
  271. if (csr & (1 << MUSB_HSDMA_BUSERROR_SHIFT)) {
  272. musb_channel->channel.status =
  273. MUSB_DMA_STATUS_BUS_ABORT;
  274. } else {
  275. u8 devctl;
  276. addr = musb_read_hsdma_addr(mbase,
  277. bchannel);
  278. channel->actual_len = addr
  279. - musb_channel->start_addr;
  280. musb_dbg(musb, "ch %p, 0x%x -> 0x%x (%zu / %d) %s",
  281. channel, musb_channel->start_addr,
  282. addr, channel->actual_len,
  283. musb_channel->len,
  284. (channel->actual_len
  285. < musb_channel->len) ?
  286. "=> reconfig 0" : "=> complete");
  287. devctl = musb_readb(mbase, MUSB_DEVCTL);
  288. channel->status = MUSB_DMA_STATUS_FREE;
  289. /* completed */
  290. if (musb_channel->transmit &&
  291. (!channel->desired_mode ||
  292. (channel->actual_len %
  293. musb_channel->max_packet_sz))) {
  294. u8 epnum = musb_channel->epnum;
  295. int offset = musb->io.ep_offset(epnum,
  296. MUSB_TXCSR);
  297. u16 txcsr;
  298. /*
  299. * The programming guide says that we
  300. * must clear DMAENAB before DMAMODE.
  301. */
  302. musb_ep_select(mbase, epnum);
  303. txcsr = musb_readw(mbase, offset);
  304. if (channel->desired_mode == 1) {
  305. txcsr &= ~(MUSB_TXCSR_DMAENAB
  306. | MUSB_TXCSR_AUTOSET);
  307. musb_writew(mbase, offset, txcsr);
  308. /* Send out the packet */
  309. txcsr &= ~MUSB_TXCSR_DMAMODE;
  310. txcsr |= MUSB_TXCSR_DMAENAB;
  311. }
  312. txcsr |= MUSB_TXCSR_TXPKTRDY;
  313. musb_writew(mbase, offset, txcsr);
  314. }
  315. musb_dma_completion(musb, musb_channel->epnum,
  316. musb_channel->transmit);
  317. }
  318. }
  319. }
  320. retval = IRQ_HANDLED;
  321. done:
  322. spin_unlock_irqrestore(&musb->lock, flags);
  323. return retval;
  324. }
  325. void musbhs_dma_controller_destroy(struct dma_controller *c)
  326. {
  327. struct musb_dma_controller *controller = container_of(c,
  328. struct musb_dma_controller, controller);
  329. dma_controller_stop(controller);
  330. if (controller->irq)
  331. free_irq(controller->irq, c);
  332. kfree(controller);
  333. }
  334. EXPORT_SYMBOL_GPL(musbhs_dma_controller_destroy);
  335. struct dma_controller *musbhs_dma_controller_create(struct musb *musb,
  336. void __iomem *base)
  337. {
  338. struct musb_dma_controller *controller;
  339. struct device *dev = musb->controller;
  340. struct platform_device *pdev = to_platform_device(dev);
  341. int irq = platform_get_irq_byname(pdev, "dma");
  342. if (irq <= 0) {
  343. dev_err(dev, "No DMA interrupt line!\n");
  344. return NULL;
  345. }
  346. controller = kzalloc(sizeof(*controller), GFP_KERNEL);
  347. if (!controller)
  348. return NULL;
  349. controller->channel_count = MUSB_HSDMA_CHANNELS;
  350. controller->private_data = musb;
  351. controller->base = base;
  352. controller->controller.channel_alloc = dma_channel_allocate;
  353. controller->controller.channel_release = dma_channel_release;
  354. controller->controller.channel_program = dma_channel_program;
  355. controller->controller.channel_abort = dma_channel_abort;
  356. if (request_irq(irq, dma_controller_irq, 0,
  357. dev_name(musb->controller), controller)) {
  358. dev_err(dev, "request_irq %d failed!\n", irq);
  359. musb_dma_controller_destroy(&controller->controller);
  360. return NULL;
  361. }
  362. controller->irq = irq;
  363. return &controller->controller;
  364. }
  365. EXPORT_SYMBOL_GPL(musbhs_dma_controller_create);