nv_driver.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423
  1. /* $XConsortium: nv_driver.c /main/3 1996/10/28 05:13:37 kaleb $ */
  2. /*
  3. * Copyright 1996-1997 David J. McKay
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * DAVID J. MCKAY BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  19. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
  20. * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. */
  23. /*
  24. * GPL licensing note -- nVidia is allowing a liberal interpretation of
  25. * the documentation restriction above, to merely say that this nVidia's
  26. * copyright and disclaimer should be included with all code derived
  27. * from this source. -- Jeff Garzik <jgarzik@pobox.com>, 01/Nov/99
  28. */
  29. /* Hacked together from mga driver and 3.3.4 NVIDIA driver by Jarno Paananen
  30. <jpaana@s2.org> */
  31. /* $XFree86: xc/programs/Xserver/hw/xfree86/drivers/nv/nv_setup.c,v 1.18 2002/08/0
  32. 5 20:47:06 mvojkovi Exp $ */
  33. #include <linux/delay.h>
  34. #include <linux/pci.h>
  35. #include <linux/pci_ids.h>
  36. #include "nv_type.h"
  37. #include "rivafb.h"
  38. #include "nvreg.h"
  39. #define PFX "rivafb: "
  40. static inline unsigned char MISCin(struct riva_par *par)
  41. {
  42. return (VGA_RD08(par->riva.PVIO, 0x3cc));
  43. }
  44. static Bool
  45. riva_is_connected(struct riva_par *par, Bool second)
  46. {
  47. volatile U032 __iomem *PRAMDAC = par->riva.PRAMDAC0;
  48. U032 reg52C, reg608;
  49. Bool present;
  50. if(second) PRAMDAC += 0x800;
  51. reg52C = NV_RD32(PRAMDAC, 0x052C);
  52. reg608 = NV_RD32(PRAMDAC, 0x0608);
  53. NV_WR32(PRAMDAC, 0x0608, reg608 & ~0x00010000);
  54. NV_WR32(PRAMDAC, 0x052C, reg52C & 0x0000FEEE);
  55. mdelay(1);
  56. NV_WR32(PRAMDAC, 0x052C, NV_RD32(PRAMDAC, 0x052C) | 1);
  57. NV_WR32(par->riva.PRAMDAC0, 0x0610, 0x94050140);
  58. NV_WR32(par->riva.PRAMDAC0, 0x0608, 0x00001000);
  59. mdelay(1);
  60. present = (NV_RD32(PRAMDAC, 0x0608) & (1 << 28)) ? TRUE : FALSE;
  61. NV_WR32(par->riva.PRAMDAC0, 0x0608,
  62. NV_RD32(par->riva.PRAMDAC0, 0x0608) & 0x0000EFFF);
  63. NV_WR32(PRAMDAC, 0x052C, reg52C);
  64. NV_WR32(PRAMDAC, 0x0608, reg608);
  65. return present;
  66. }
  67. static void
  68. riva_override_CRTC(struct riva_par *par)
  69. {
  70. printk(KERN_INFO PFX
  71. "Detected CRTC controller %i being used\n",
  72. par->SecondCRTC ? 1 : 0);
  73. if(par->forceCRTC != -1) {
  74. printk(KERN_INFO PFX
  75. "Forcing usage of CRTC %i\n", par->forceCRTC);
  76. par->SecondCRTC = par->forceCRTC;
  77. }
  78. }
  79. static void
  80. riva_is_second(struct riva_par *par)
  81. {
  82. if (par->FlatPanel == 1) {
  83. switch(par->Chipset & 0xffff) {
  84. case 0x0174:
  85. case 0x0175:
  86. case 0x0176:
  87. case 0x0177:
  88. case 0x0179:
  89. case 0x017C:
  90. case 0x017D:
  91. case 0x0186:
  92. case 0x0187:
  93. /* this might not be a good default for the chips below */
  94. case 0x0286:
  95. case 0x028C:
  96. case 0x0316:
  97. case 0x0317:
  98. case 0x031A:
  99. case 0x031B:
  100. case 0x031C:
  101. case 0x031D:
  102. case 0x031E:
  103. case 0x031F:
  104. case 0x0324:
  105. case 0x0325:
  106. case 0x0328:
  107. case 0x0329:
  108. case 0x032C:
  109. case 0x032D:
  110. par->SecondCRTC = TRUE;
  111. break;
  112. default:
  113. par->SecondCRTC = FALSE;
  114. break;
  115. }
  116. } else {
  117. if(riva_is_connected(par, 0)) {
  118. if (NV_RD32(par->riva.PRAMDAC0, 0x0000052C) & 0x100)
  119. par->SecondCRTC = TRUE;
  120. else
  121. par->SecondCRTC = FALSE;
  122. } else
  123. if (riva_is_connected(par, 1)) {
  124. if(NV_RD32(par->riva.PRAMDAC0, 0x0000252C) & 0x100)
  125. par->SecondCRTC = TRUE;
  126. else
  127. par->SecondCRTC = FALSE;
  128. } else /* default */
  129. par->SecondCRTC = FALSE;
  130. }
  131. riva_override_CRTC(par);
  132. }
  133. unsigned long riva_get_memlen(struct riva_par *par)
  134. {
  135. RIVA_HW_INST *chip = &par->riva;
  136. unsigned long memlen = 0;
  137. unsigned int chipset = par->Chipset;
  138. struct pci_dev* dev;
  139. u32 amt;
  140. int domain = pci_domain_nr(par->pdev->bus);
  141. switch (chip->Architecture) {
  142. case NV_ARCH_03:
  143. if (NV_RD32(chip->PFB, 0x00000000) & 0x00000020) {
  144. if (((NV_RD32(chip->PMC, 0x00000000) & 0xF0) == 0x20)
  145. && ((NV_RD32(chip->PMC, 0x00000000)&0x0F)>=0x02)) {
  146. /*
  147. * SDRAM 128 ZX.
  148. */
  149. switch (NV_RD32(chip->PFB,0x00000000) & 0x03) {
  150. case 2:
  151. memlen = 1024 * 4;
  152. break;
  153. case 1:
  154. memlen = 1024 * 2;
  155. break;
  156. default:
  157. memlen = 1024 * 8;
  158. break;
  159. }
  160. } else {
  161. memlen = 1024 * 8;
  162. }
  163. } else {
  164. /*
  165. * SGRAM 128.
  166. */
  167. switch (NV_RD32(chip->PFB, 0x00000000) & 0x00000003) {
  168. case 0:
  169. memlen = 1024 * 8;
  170. break;
  171. case 2:
  172. memlen = 1024 * 4;
  173. break;
  174. default:
  175. memlen = 1024 * 2;
  176. break;
  177. }
  178. }
  179. break;
  180. case NV_ARCH_04:
  181. if (NV_RD32(chip->PFB, 0x00000000) & 0x00000100) {
  182. memlen = ((NV_RD32(chip->PFB, 0x00000000)>>12)&0x0F) *
  183. 1024 * 2 + 1024 * 2;
  184. } else {
  185. switch (NV_RD32(chip->PFB, 0x00000000) & 0x00000003) {
  186. case 0:
  187. memlen = 1024 * 32;
  188. break;
  189. case 1:
  190. memlen = 1024 * 4;
  191. break;
  192. case 2:
  193. memlen = 1024 * 8;
  194. break;
  195. case 3:
  196. default:
  197. memlen = 1024 * 16;
  198. break;
  199. }
  200. }
  201. break;
  202. case NV_ARCH_10:
  203. case NV_ARCH_20:
  204. case NV_ARCH_30:
  205. if(chipset == NV_CHIP_IGEFORCE2) {
  206. dev = pci_get_domain_bus_and_slot(domain, 0, 1);
  207. pci_read_config_dword(dev, 0x7C, &amt);
  208. pci_dev_put(dev);
  209. memlen = (((amt >> 6) & 31) + 1) * 1024;
  210. } else if (chipset == NV_CHIP_0x01F0) {
  211. dev = pci_get_domain_bus_and_slot(domain, 0, 1);
  212. pci_read_config_dword(dev, 0x84, &amt);
  213. pci_dev_put(dev);
  214. memlen = (((amt >> 4) & 127) + 1) * 1024;
  215. } else {
  216. switch ((NV_RD32(chip->PFB, 0x0000020C) >> 20) &
  217. 0x000000FF){
  218. case 0x02:
  219. memlen = 1024 * 2;
  220. break;
  221. case 0x04:
  222. memlen = 1024 * 4;
  223. break;
  224. case 0x08:
  225. memlen = 1024 * 8;
  226. break;
  227. case 0x10:
  228. memlen = 1024 * 16;
  229. break;
  230. case 0x20:
  231. memlen = 1024 * 32;
  232. break;
  233. case 0x40:
  234. memlen = 1024 * 64;
  235. break;
  236. case 0x80:
  237. memlen = 1024 * 128;
  238. break;
  239. default:
  240. memlen = 1024 * 16;
  241. break;
  242. }
  243. }
  244. break;
  245. }
  246. return memlen;
  247. }
  248. unsigned long riva_get_maxdclk(struct riva_par *par)
  249. {
  250. RIVA_HW_INST *chip = &par->riva;
  251. unsigned long dclk = 0;
  252. switch (chip->Architecture) {
  253. case NV_ARCH_03:
  254. if (NV_RD32(chip->PFB, 0x00000000) & 0x00000020) {
  255. if (((NV_RD32(chip->PMC, 0x00000000) & 0xF0) == 0x20)
  256. && ((NV_RD32(chip->PMC,0x00000000)&0x0F) >= 0x02)) {
  257. /*
  258. * SDRAM 128 ZX.
  259. */
  260. dclk = 800000;
  261. } else {
  262. dclk = 1000000;
  263. }
  264. } else {
  265. /*
  266. * SGRAM 128.
  267. */
  268. dclk = 1000000;
  269. }
  270. break;
  271. case NV_ARCH_04:
  272. case NV_ARCH_10:
  273. case NV_ARCH_20:
  274. case NV_ARCH_30:
  275. switch ((NV_RD32(chip->PFB, 0x00000000) >> 3) & 0x00000003) {
  276. case 3:
  277. dclk = 800000;
  278. break;
  279. default:
  280. dclk = 1000000;
  281. break;
  282. }
  283. break;
  284. }
  285. return dclk;
  286. }
  287. void
  288. riva_common_setup(struct riva_par *par)
  289. {
  290. par->riva.EnableIRQ = 0;
  291. par->riva.PRAMDAC0 =
  292. (volatile U032 __iomem *)(par->ctrl_base + 0x00680000);
  293. par->riva.PFB =
  294. (volatile U032 __iomem *)(par->ctrl_base + 0x00100000);
  295. par->riva.PFIFO =
  296. (volatile U032 __iomem *)(par->ctrl_base + 0x00002000);
  297. par->riva.PGRAPH =
  298. (volatile U032 __iomem *)(par->ctrl_base + 0x00400000);
  299. par->riva.PEXTDEV =
  300. (volatile U032 __iomem *)(par->ctrl_base + 0x00101000);
  301. par->riva.PTIMER =
  302. (volatile U032 __iomem *)(par->ctrl_base + 0x00009000);
  303. par->riva.PMC =
  304. (volatile U032 __iomem *)(par->ctrl_base + 0x00000000);
  305. par->riva.FIFO =
  306. (volatile U032 __iomem *)(par->ctrl_base + 0x00800000);
  307. par->riva.PCIO0 = par->ctrl_base + 0x00601000;
  308. par->riva.PDIO0 = par->ctrl_base + 0x00681000;
  309. par->riva.PVIO = par->ctrl_base + 0x000C0000;
  310. par->riva.IO = (MISCin(par) & 0x01) ? 0x3D0 : 0x3B0;
  311. if (par->FlatPanel == -1) {
  312. switch (par->Chipset & 0xffff) {
  313. case 0x0112: /* known laptop chips */
  314. case 0x0174:
  315. case 0x0175:
  316. case 0x0176:
  317. case 0x0177:
  318. case 0x0179:
  319. case 0x017C:
  320. case 0x017D:
  321. case 0x0186:
  322. case 0x0187:
  323. case 0x0286:
  324. case 0x028C:
  325. case 0x0316:
  326. case 0x0317:
  327. case 0x031A:
  328. case 0x031B:
  329. case 0x031C:
  330. case 0x031D:
  331. case 0x031E:
  332. case 0x031F:
  333. case 0x0324:
  334. case 0x0325:
  335. case 0x0328:
  336. case 0x0329:
  337. case 0x032C:
  338. case 0x032D:
  339. printk(KERN_INFO PFX
  340. "On a laptop. Assuming Digital Flat Panel\n");
  341. par->FlatPanel = 1;
  342. break;
  343. default:
  344. break;
  345. }
  346. }
  347. switch (par->Chipset & 0x0ff0) {
  348. case 0x0110:
  349. if (par->Chipset == NV_CHIP_GEFORCE2_GO)
  350. par->SecondCRTC = TRUE;
  351. #if defined(__powerpc__)
  352. if (par->FlatPanel == 1)
  353. par->SecondCRTC = TRUE;
  354. #endif
  355. riva_override_CRTC(par);
  356. break;
  357. case 0x0170:
  358. case 0x0180:
  359. case 0x01F0:
  360. case 0x0250:
  361. case 0x0280:
  362. case 0x0300:
  363. case 0x0310:
  364. case 0x0320:
  365. case 0x0330:
  366. case 0x0340:
  367. riva_is_second(par);
  368. break;
  369. default:
  370. break;
  371. }
  372. if (par->SecondCRTC) {
  373. par->riva.PCIO = par->riva.PCIO0 + 0x2000;
  374. par->riva.PCRTC = par->riva.PCRTC0 + 0x800;
  375. par->riva.PRAMDAC = par->riva.PRAMDAC0 + 0x800;
  376. par->riva.PDIO = par->riva.PDIO0 + 0x2000;
  377. } else {
  378. par->riva.PCIO = par->riva.PCIO0;
  379. par->riva.PCRTC = par->riva.PCRTC0;
  380. par->riva.PRAMDAC = par->riva.PRAMDAC0;
  381. par->riva.PDIO = par->riva.PDIO0;
  382. }
  383. if (par->FlatPanel == -1) {
  384. /* Fix me, need x86 DDC code */
  385. par->FlatPanel = 0;
  386. }
  387. par->riva.flatPanel = (par->FlatPanel > 0) ? TRUE : FALSE;
  388. RivaGetConfig(&par->riva, par->pdev, par->Chipset);
  389. }