ddr.c 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <asm/mmu.h>
  7. #include <asm/immap_85xx.h>
  8. #include <asm/processor.h>
  9. #include <fsl_ddr_sdram.h>
  10. #include <fsl_ddr_dimm_params.h>
  11. #include <asm/io.h>
  12. #include <asm/fsl_law.h>
  13. #ifdef CONFIG_SYS_DDR_RAW_TIMING
  14. #if defined(CONFIG_P1020RDB_PROTO) || \
  15. defined(CONFIG_TARGET_P1021RDB) || \
  16. defined(CONFIG_TARGET_P1020UTM)
  17. /* Micron MT41J256M8_187E */
  18. dimm_params_t ddr_raw_timing = {
  19. .n_ranks = 1,
  20. .rank_density = 1073741824u,
  21. .capacity = 1073741824u,
  22. .primary_sdram_width = 32,
  23. .ec_sdram_width = 0,
  24. .registered_dimm = 0,
  25. .mirrored_dimm = 0,
  26. .n_row_addr = 15,
  27. .n_col_addr = 10,
  28. .n_banks_per_sdram_device = 8,
  29. .edc_config = 0,
  30. .burst_lengths_bitmask = 0x0c,
  31. .tckmin_x_ps = 1870,
  32. .caslat_x = 0x1e << 4, /* 5,6,7,8 */
  33. .taa_ps = 13125,
  34. .twr_ps = 15000,
  35. .trcd_ps = 13125,
  36. .trrd_ps = 7500,
  37. .trp_ps = 13125,
  38. .tras_ps = 37500,
  39. .trc_ps = 50625,
  40. .trfc_ps = 160000,
  41. .twtr_ps = 7500,
  42. .trtp_ps = 7500,
  43. .refresh_rate_ps = 7800000,
  44. .tfaw_ps = 37500,
  45. };
  46. #elif defined(CONFIG_TARGET_P2020RDB)
  47. /* Micron MT41J128M16_15E */
  48. dimm_params_t ddr_raw_timing = {
  49. .n_ranks = 1,
  50. .rank_density = 1073741824u,
  51. .capacity = 1073741824u,
  52. .primary_sdram_width = 64,
  53. .ec_sdram_width = 0,
  54. .registered_dimm = 0,
  55. .mirrored_dimm = 0,
  56. .n_row_addr = 14,
  57. .n_col_addr = 10,
  58. .n_banks_per_sdram_device = 8,
  59. .edc_config = 0,
  60. .burst_lengths_bitmask = 0x0c,
  61. .tckmin_x_ps = 1500,
  62. .caslat_x = 0x7e << 4, /* 5,6,7,8,9,10 */
  63. .taa_ps = 13500,
  64. .twr_ps = 15000,
  65. .trcd_ps = 13500,
  66. .trrd_ps = 6000,
  67. .trp_ps = 13500,
  68. .tras_ps = 36000,
  69. .trc_ps = 49500,
  70. .trfc_ps = 160000,
  71. .twtr_ps = 7500,
  72. .trtp_ps = 7500,
  73. .refresh_rate_ps = 7800000,
  74. .tfaw_ps = 30000,
  75. };
  76. #elif (defined(CONFIG_TARGET_P1020MBG) || defined(CONFIG_TARGET_P1020RDB_PD))
  77. /* Micron MT41J512M8_187E */
  78. dimm_params_t ddr_raw_timing = {
  79. .n_ranks = 2,
  80. .rank_density = 1073741824u,
  81. .capacity = 2147483648u,
  82. .primary_sdram_width = 32,
  83. .ec_sdram_width = 0,
  84. .registered_dimm = 0,
  85. .mirrored_dimm = 0,
  86. .n_row_addr = 15,
  87. .n_col_addr = 10,
  88. .n_banks_per_sdram_device = 8,
  89. .edc_config = 0,
  90. .burst_lengths_bitmask = 0x0c,
  91. .tckmin_x_ps = 1870,
  92. .caslat_x = 0x1e << 4, /* 5,6,7,8 */
  93. .taa_ps = 13125,
  94. .twr_ps = 15000,
  95. .trcd_ps = 13125,
  96. .trrd_ps = 7500,
  97. .trp_ps = 13125,
  98. .tras_ps = 37500,
  99. .trc_ps = 50625,
  100. .trfc_ps = 160000,
  101. .twtr_ps = 7500,
  102. .trtp_ps = 7500,
  103. .refresh_rate_ps = 7800000,
  104. .tfaw_ps = 37500,
  105. };
  106. #elif defined(CONFIG_TARGET_P1020RDB_PC)
  107. /*
  108. * Samsung K4B2G0846C-HCF8
  109. * The following timing are for "downshift"
  110. * i.e. to use CL9 part as CL7
  111. * otherwise, tAA, tRCD, tRP will be 13500ps
  112. * and tRC will be 49500ps
  113. */
  114. dimm_params_t ddr_raw_timing = {
  115. .n_ranks = 1,
  116. .rank_density = 1073741824u,
  117. .capacity = 1073741824u,
  118. .primary_sdram_width = 32,
  119. .ec_sdram_width = 0,
  120. .registered_dimm = 0,
  121. .mirrored_dimm = 0,
  122. .n_row_addr = 15,
  123. .n_col_addr = 10,
  124. .n_banks_per_sdram_device = 8,
  125. .edc_config = 0,
  126. .burst_lengths_bitmask = 0x0c,
  127. .tckmin_x_ps = 1875,
  128. .caslat_x = 0x1e << 4, /* 5,6,7,8 */
  129. .taa_ps = 13125,
  130. .twr_ps = 15000,
  131. .trcd_ps = 13125,
  132. .trrd_ps = 7500,
  133. .trp_ps = 13125,
  134. .tras_ps = 37500,
  135. .trc_ps = 50625,
  136. .trfc_ps = 160000,
  137. .twtr_ps = 7500,
  138. .trtp_ps = 7500,
  139. .refresh_rate_ps = 7800000,
  140. .tfaw_ps = 37500,
  141. };
  142. #elif defined(CONFIG_TARGET_P1024RDB) || \
  143. defined(CONFIG_TARGET_P1025RDB)
  144. /*
  145. * Samsung K4B2G0846C-HCH9
  146. * The following timing are for "downshift"
  147. * i.e. to use CL9 part as CL7
  148. * otherwise, tAA, tRCD, tRP will be 13500ps
  149. * and tRC will be 49500ps
  150. */
  151. dimm_params_t ddr_raw_timing = {
  152. .n_ranks = 1,
  153. .rank_density = 1073741824u,
  154. .capacity = 1073741824u,
  155. .primary_sdram_width = 32,
  156. .ec_sdram_width = 0,
  157. .registered_dimm = 0,
  158. .mirrored_dimm = 0,
  159. .n_row_addr = 15,
  160. .n_col_addr = 10,
  161. .n_banks_per_sdram_device = 8,
  162. .edc_config = 0,
  163. .burst_lengths_bitmask = 0x0c,
  164. .tckmin_x_ps = 1500,
  165. .caslat_x = 0x3e << 4, /* 5,6,7,8,9 */
  166. .taa_ps = 13125,
  167. .twr_ps = 15000,
  168. .trcd_ps = 13125,
  169. .trrd_ps = 6000,
  170. .trp_ps = 13125,
  171. .tras_ps = 36000,
  172. .trc_ps = 49125,
  173. .trfc_ps = 160000,
  174. .twtr_ps = 7500,
  175. .trtp_ps = 7500,
  176. .refresh_rate_ps = 7800000,
  177. .tfaw_ps = 30000,
  178. };
  179. #else
  180. #error Missing raw timing data for this board
  181. #endif
  182. int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
  183. unsigned int controller_number,
  184. unsigned int dimm_number)
  185. {
  186. const char dimm_model[] = "Fixed DDR on board";
  187. if ((controller_number == 0) && (dimm_number == 0)) {
  188. memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
  189. memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
  190. memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
  191. }
  192. return 0;
  193. }
  194. #endif /* CONFIG_SYS_DDR_RAW_TIMING */
  195. #ifdef CONFIG_SYS_DDR_CS0_BNDS
  196. /* Fixed sdram init -- doesn't use serial presence detect. */
  197. phys_size_t fixed_sdram(void)
  198. {
  199. sys_info_t sysinfo;
  200. char buf[32];
  201. size_t ddr_size;
  202. fsl_ddr_cfg_regs_t ddr_cfg_regs = {
  203. .cs[0].bnds = CONFIG_SYS_DDR_CS0_BNDS,
  204. .cs[0].config = CONFIG_SYS_DDR_CS0_CONFIG,
  205. .cs[0].config_2 = CONFIG_SYS_DDR_CS0_CONFIG_2,
  206. #if CONFIG_CHIP_SELECTS_PER_CTRL > 1
  207. .cs[1].bnds = CONFIG_SYS_DDR_CS1_BNDS,
  208. .cs[1].config = CONFIG_SYS_DDR_CS1_CONFIG,
  209. .cs[1].config_2 = CONFIG_SYS_DDR_CS1_CONFIG_2,
  210. #endif
  211. .timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3,
  212. .timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0,
  213. .timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1,
  214. .timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2,
  215. .ddr_sdram_cfg = CONFIG_SYS_DDR_CONTROL,
  216. .ddr_sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL_2,
  217. .ddr_sdram_mode = CONFIG_SYS_DDR_MODE_1,
  218. .ddr_sdram_mode_2 = CONFIG_SYS_DDR_MODE_2,
  219. .ddr_sdram_md_cntl = CONFIG_SYS_DDR_MODE_CONTROL,
  220. .ddr_sdram_interval = CONFIG_SYS_DDR_INTERVAL,
  221. .ddr_data_init = CONFIG_SYS_DDR_DATA_INIT,
  222. .ddr_sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL,
  223. .ddr_init_addr = CONFIG_SYS_DDR_INIT_ADDR,
  224. .ddr_init_ext_addr = CONFIG_SYS_DDR_INIT_EXT_ADDR,
  225. .timing_cfg_4 = CONFIG_SYS_DDR_TIMING_4,
  226. .timing_cfg_5 = CONFIG_SYS_DDR_TIMING_5,
  227. .ddr_zq_cntl = CONFIG_SYS_DDR_ZQ_CONTROL,
  228. .ddr_wrlvl_cntl = CONFIG_SYS_DDR_WRLVL_CONTROL,
  229. .ddr_sr_cntr = CONFIG_SYS_DDR_SR_CNTR,
  230. .ddr_sdram_rcw_1 = CONFIG_SYS_DDR_RCW_1,
  231. .ddr_sdram_rcw_2 = CONFIG_SYS_DDR_RCW_2
  232. };
  233. get_sys_info(&sysinfo);
  234. printf("Configuring DDR for %s MT/s data rate\n",
  235. strmhz(buf, sysinfo.freq_ddrbus));
  236. ddr_size = CONFIG_SYS_SDRAM_SIZE * 1024 * 1024;
  237. fsl_ddr_set_memctl_regs(&ddr_cfg_regs, 0, 0);
  238. if (set_ddr_laws(CONFIG_SYS_DDR_SDRAM_BASE,
  239. ddr_size, LAW_TRGT_IF_DDR_1) < 0) {
  240. printf("ERROR setting Local Access Windows for DDR\n");
  241. return 0;
  242. };
  243. return ddr_size;
  244. }
  245. #endif
  246. void fsl_ddr_board_options(memctl_options_t *popts,
  247. dimm_params_t *pdimm,
  248. unsigned int ctrl_num)
  249. {
  250. int i;
  251. popts->clk_adjust = 6;
  252. popts->cpo_override = 0x1f;
  253. popts->write_data_delay = 2;
  254. popts->half_strength_driver_enable = 1;
  255. /* Write leveling override */
  256. popts->wrlvl_en = 1;
  257. popts->wrlvl_override = 1;
  258. popts->wrlvl_sample = 0xf;
  259. popts->wrlvl_start = 0x8;
  260. popts->trwt_override = 1;
  261. popts->trwt = 0;
  262. if (pdimm->primary_sdram_width == 64)
  263. popts->data_bus_width = 0;
  264. else if (pdimm->primary_sdram_width == 32)
  265. popts->data_bus_width = 1;
  266. else
  267. printf("Error in DDR bus width configuration!\n");
  268. for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) {
  269. popts->cs_local_opts[i].odt_rd_cfg = FSL_DDR_ODT_NEVER;
  270. popts->cs_local_opts[i].odt_wr_cfg = FSL_DDR_ODT_CS;
  271. }
  272. }