ddr.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright 2014 Freescale Semiconductor, Inc.
  4. */
  5. #include <common.h>
  6. #include <i2c.h>
  7. #include <hwconfig.h>
  8. #include <asm/mmu.h>
  9. #include <fsl_ddr_sdram.h>
  10. #include <fsl_ddr_dimm_params.h>
  11. #include <asm/fsl_law.h>
  12. #include <asm/mpc85xx_gpio.h>
  13. DECLARE_GLOBAL_DATA_PTR;
  14. struct board_specific_parameters {
  15. u32 n_ranks;
  16. u32 datarate_mhz_high;
  17. u32 rank_gb;
  18. u32 clk_adjust;
  19. u32 wrlvl_start;
  20. u32 wrlvl_ctl_2;
  21. u32 wrlvl_ctl_3;
  22. };
  23. /*
  24. * datarate_mhz_high values need to be in ascending order
  25. */
  26. static const struct board_specific_parameters udimm0[] = {
  27. /*
  28. * memory controller 0
  29. * num| hi| rank| clk| wrlvl | wrlvl | wrlvl |
  30. * ranks| mhz| GB |adjst| start | ctl2 | ctl3 |
  31. */
  32. {2, 833, 0, 8, 6, 0x06060607, 0x08080807,},
  33. {2, 1350, 0, 8, 7, 0x0708080A, 0x0A0B0C09,},
  34. {2, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,},
  35. {1, 833, 0, 8, 6, 0x06060607, 0x08080807,},
  36. {1, 1350, 0, 8, 7, 0x0708080A, 0x0A0B0C09,},
  37. {1, 1666, 0, 8, 7, 0x0808090B, 0x0C0D0E0A,},
  38. {}
  39. };
  40. static const struct board_specific_parameters *udimms[] = {
  41. udimm0,
  42. };
  43. void fsl_ddr_board_options(memctl_options_t *popts,
  44. dimm_params_t *pdimm,
  45. unsigned int ctrl_num)
  46. {
  47. const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
  48. ulong ddr_freq;
  49. struct cpu_type *cpu = gd->arch.cpu;
  50. if (ctrl_num > 1) {
  51. printf("Not supported controller number %d\n", ctrl_num);
  52. return;
  53. }
  54. if (!pdimm->n_ranks)
  55. return;
  56. pbsp = udimms[0];
  57. /* Get clk_adjust according to the board ddr freqency and n_banks
  58. * specified in board_specific_parameters table.
  59. */
  60. ddr_freq = get_ddr_freq(0) / 1000000;
  61. while (pbsp->datarate_mhz_high) {
  62. if (pbsp->n_ranks == pdimm->n_ranks &&
  63. (pdimm->rank_density >> 30) >= pbsp->rank_gb) {
  64. if (ddr_freq <= pbsp->datarate_mhz_high) {
  65. popts->clk_adjust = pbsp->clk_adjust;
  66. popts->wrlvl_start = pbsp->wrlvl_start;
  67. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  68. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  69. goto found;
  70. }
  71. pbsp_highest = pbsp;
  72. }
  73. pbsp++;
  74. }
  75. if (pbsp_highest) {
  76. printf("Error: board specific timing not found\n");
  77. printf("for data rate %lu MT/s\n", ddr_freq);
  78. printf("Trying to use the highest speed (%u) parameters\n",
  79. pbsp_highest->datarate_mhz_high);
  80. popts->clk_adjust = pbsp_highest->clk_adjust;
  81. popts->wrlvl_start = pbsp_highest->wrlvl_start;
  82. popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
  83. popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
  84. } else {
  85. panic("DIMM is not supported by this board");
  86. }
  87. found:
  88. debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
  89. pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
  90. debug("\tclk_adjust %d, wrlvl_start %d, wrlvl_ctrl_2 0x%x, ",
  91. pbsp->clk_adjust, pbsp->wrlvl_start, pbsp->wrlvl_ctl_2);
  92. debug("wrlvl_ctrl_3 0x%x\n", pbsp->wrlvl_ctl_3);
  93. /*
  94. * Factors to consider for half-strength driver enable:
  95. * - number of DIMMs installed
  96. */
  97. popts->half_strength_driver_enable = 0;
  98. /*
  99. * Write leveling override
  100. */
  101. popts->wrlvl_override = 1;
  102. popts->wrlvl_sample = 0xf;
  103. /*
  104. * rtt and rtt_wr override
  105. */
  106. popts->rtt_override = 0;
  107. /* Enable ZQ calibration */
  108. popts->zq_en = 1;
  109. /* DHC_EN =1, ODT = 75 Ohm */
  110. popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_OFF);
  111. popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_OFF);
  112. /* T1023 supports max DDR bus 32bit width, T1024 supports DDR 64bit,
  113. * force DDR bus width to 32bit for T1023
  114. */
  115. if (cpu->soc_ver == SVR_T1023)
  116. popts->data_bus_width = DDR_DATA_BUS_WIDTH_32;
  117. #ifdef CONFIG_FORCE_DDR_DATA_BUS_WIDTH_32
  118. /* for DDR bus 32bit test on T1024 */
  119. popts->data_bus_width = DDR_DATA_BUS_WIDTH_32;
  120. #endif
  121. #ifdef CONFIG_TARGET_T1023RDB
  122. popts->wrlvl_ctl_2 = 0x07070606;
  123. popts->half_strength_driver_enable = 1;
  124. popts->cpo_sample = 0x43;
  125. #elif defined(CONFIG_TARGET_T1024RDB)
  126. /* optimize cpo for erratum A-009942 */
  127. popts->cpo_sample = 0x52;
  128. #endif
  129. }
  130. #ifdef CONFIG_SYS_DDR_RAW_TIMING
  131. /* 2GB discrete DDR4 MT40A512M8HX on T1023RDB */
  132. dimm_params_t ddr_raw_timing = {
  133. .n_ranks = 1,
  134. .rank_density = 0x80000000,
  135. .capacity = 0x80000000,
  136. .primary_sdram_width = 32,
  137. .ec_sdram_width = 8,
  138. .registered_dimm = 0,
  139. .mirrored_dimm = 0,
  140. .n_row_addr = 15,
  141. .n_col_addr = 10,
  142. .bank_addr_bits = 2,
  143. .bank_group_bits = 2,
  144. .edc_config = 0,
  145. .burst_lengths_bitmask = 0x0c,
  146. .tckmin_x_ps = 938,
  147. .tckmax_ps = 1500,
  148. .caslat_x = 0x000DFA00,
  149. .taa_ps = 13500,
  150. .trcd_ps = 13500,
  151. .trp_ps = 13500,
  152. .tras_ps = 33000,
  153. .trc_ps = 46500,
  154. .trfc1_ps = 260000,
  155. .trfc2_ps = 160000,
  156. .trfc4_ps = 110000,
  157. .tfaw_ps = 25000,
  158. .trrds_ps = 3700,
  159. .trrdl_ps = 5300,
  160. .tccdl_ps = 5355,
  161. .refresh_rate_ps = 7800000,
  162. .dq_mapping[0] = 0x0,
  163. .dq_mapping[1] = 0x0,
  164. .dq_mapping[2] = 0x0,
  165. .dq_mapping[3] = 0x0,
  166. .dq_mapping[4] = 0x0,
  167. .dq_mapping[5] = 0x0,
  168. .dq_mapping[6] = 0x0,
  169. .dq_mapping[7] = 0x0,
  170. .dq_mapping[8] = 0x0,
  171. .dq_mapping[9] = 0x0,
  172. .dq_mapping[10] = 0x0,
  173. .dq_mapping[11] = 0x0,
  174. .dq_mapping[12] = 0x0,
  175. .dq_mapping[13] = 0x0,
  176. .dq_mapping[14] = 0x0,
  177. .dq_mapping[15] = 0x0,
  178. .dq_mapping[16] = 0x0,
  179. .dq_mapping[17] = 0x0,
  180. .dq_mapping_ors = 1,
  181. };
  182. int fsl_ddr_get_dimm_params(dimm_params_t *pdimm,
  183. unsigned int controller_number,
  184. unsigned int dimm_number)
  185. {
  186. const char dimm_model[] = "Fixed DDR4 on board";
  187. if (((controller_number == 0) && (dimm_number == 0)) ||
  188. ((controller_number == 1) && (dimm_number == 0))) {
  189. memcpy(pdimm, &ddr_raw_timing, sizeof(dimm_params_t));
  190. memset(pdimm->mpart, 0, sizeof(pdimm->mpart));
  191. memcpy(pdimm->mpart, dimm_model, sizeof(dimm_model) - 1);
  192. }
  193. return 0;
  194. }
  195. #endif
  196. #if defined(CONFIG_DEEP_SLEEP)
  197. void board_mem_sleep_setup(void)
  198. {
  199. void __iomem *cpld_base = (void *)CONFIG_SYS_CPLD_BASE;
  200. /* does not provide HW signals for power management */
  201. clrbits_8(cpld_base + 0x17, 0x40);
  202. /* Disable MCKE isolation */
  203. gpio_set_value(2, 0);
  204. udelay(1);
  205. }
  206. #endif
  207. int dram_init(void)
  208. {
  209. phys_size_t dram_size;
  210. #if defined(CONFIG_SPL_BUILD) || !defined(CONFIG_RAMBOOT_PBL)
  211. #ifndef CONFIG_SYS_DDR_RAW_TIMING
  212. puts("Initializing....using SPD\n");
  213. #endif
  214. dram_size = fsl_ddr_sdram();
  215. #else
  216. /* DDR has been initialised by first stage boot loader */
  217. dram_size = fsl_ddr_sdram_size();
  218. #endif
  219. dram_size = setup_ddr_tlbs(dram_size / 0x100000);
  220. dram_size *= 0x100000;
  221. #if defined(CONFIG_DEEP_SLEEP) && !defined(CONFIG_SPL_BUILD)
  222. fsl_dp_resume();
  223. #endif
  224. gd->ram_size = dram_size;
  225. return 0;
  226. }